Circuit Design: Know It All [First Edition] 1856175278

The Newnes Know It All Series takes the best of what our authors have written to create hard-working desk references tha

379 50 15MB

English Pages 1249 Year 2008

Report DMCA / Copyright

DOWNLOAD PDF FILE

Recommend Papers

Circuit Design: Know It All [First Edition]
 1856175278

  • Commentary
  • 79142
  • 0 0 0
  • Like this paper and download? You can publish your own PDF file online for free in a few minutes! Sign Up
File loading please wait...
Citation preview

Circuit Design

The Newnes Know It All Series PIC Microcontrollers: Know It All Lucio Di Jasio, Tim Wilmshurst, Dogan Ibrahim, John Morton, Martin Bates, Jack Smith, D.W. Smith, and Chuck Hellebuyck ISBN: 978-0-7506-8615-0 Embedded Software: Know It All Jean Labrosse, Jack Ganssle, Tammy Noergaard, Robert Oshana, Colin Walls, Keith Curtis, Jason Andrews, David J. Katz, Rick Gentile, Kamal Hyder, and Bob Perrin ISBN: 978-0-7506-8583-2 Embedded Hardware: Know It All Jack Ganssle, Tammy Noergaard, Fred Eady, Lewin Edwards, David J. Katz, Rick Gentile, Ken Arnold, Kamal Hyder, and Bob Perrin ISBN: 978-0-7506-8584-9 Wireless Networking: Know It All Praphul Chandra, Daniel M. Dobkin, Alan Bensky, Ron Olexa, David Lide, and Farid Dowla ISBN: 978-0-7506-8582-5 RF & Wireless Technologies: Know It All Bruce Fette, Roberto Aiello, Praphul Chandra, Daniel Dobkin, Alan Bensky, Douglas Miron, David Lide, Farid Dowla, and Ron Olexa ISBN: 978-0-7506-8581-8 Electrical Engineering: Know It All Clive Maxfield, Alan Bensky, John Bird, W. Bolton, Izzat Darwazeh, Walt Kester, M. A. Laughton, Andrew Leven, Luis Moura, Ron Schmitt, Keith Sueker, Mike Tooley, DF Warne, Tim Williams ISBN: 978-1-85617-528-9 Audio Engineering: Know It All Douglas Self, Richard Brice, Don Davis, Ben Duncan, John Linsley Hood, Morgan Jones, Eugene Patronis, Ian Sinclair, Andrew Singmin, John Watkinson ISBN: 978-1-85617-526-5 Circuit Design: Know It All Darren Ashby, Bonnie Baker, Stuart Ball, John Crowe, Barrie Hayes-Gill, Ian Grout, Ian Hickman, Walt Kester, Ron Mancini, Robert A. Pease, Mike Tooley, Tim Williams, Peter Wilson, Bob Zeidman ISBN: 978-1-85617-527-2 Test and Measurement: Know It All Jon Wilson, Stuart Ball, GMS de Silva,Tony Fischer-Cripps, Dogan Ibrahim, Kevin James, Walt Kester, M. A. Laughton, Chris Nadovich, Alex Porter, Edward Ramsden, Stephen Scheiber, Mike Tooley, D. F. Warne, Tim Williams ISBN: 978-1-85617-530-2 Mobile Wireless Security: Know It All Praphul Chandra, Alan Bensky, Tony Bradley, Chris Hurley, Steve Rackley, John Rittinghouse, James Ransome, Timothy Stapko, George Stefanek, Frank Thornton, Chris Lanthem, Jon Wilson ISBN: 978-1-85617-529-6 For more information on these and other Newnes titles visit: www.newnespress.com

Circuit Design Darren Ashby Bonnie Baker Stuart Ball J. Crowe Barrie Hayes-Gill Ian Hickman Walt Kester Ron Mancini Ian Grout Robert A. Pease Mike Tooley Tim Williams Peter Wilson Bob Zeidman

AMSTERDAM • BOSTON • HEIDELBERG • LONDON NEW YORK • OXFORD • PARIS • SAN DIEGO SAN FRANCISCO • SINGAPORE • SYDNEY • TOKYO

Newnes is an imprint of Elsevier

Newnes is an imprint of Elsevier 30 Corporate Drive, Suite 400, Burlington, MA 01803, USA Linacre House, Jordan Hill, Oxford OX2 8DP, UK Copyright

#

2008, Elsevier Inc. All rights reserved.

No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electronic, mechanical, photocopying, recording, or otherwise, without the prior written permission of the publisher. Permissions may be sought directly from Elsevier’s Science & Technology Rights Department in Oxford, UK: phone: (+44) 1865 843830, fax: (+44) 1865 853333, E-mail: [email protected]. You may also complete your request online via the Elsevier homepage (http://elsevier.com), by selecting “Support & Contact” then “Copyright and Permission” and then “Obtaining Permissions.” Library of Congress Cataloging-in-Publication Data Application submitted British Library Cataloguing-in-Publication Data A catalogue record for this book is available from the British Library. ISBN: 978-1-85617-527-2 For information on all Newnes publications visit our Web site at www.elsevierdirect.com Printed in the United States of America 08 09 10 10 9 8 7 6 5 4 3

2

1

Contents About the Authors............................................................................... xv Chapter 1: The Fundamentals ................................................................ 1 1.1 Electrical Fundamentals..................................................................................1 1.2 Passive Components ..................................................................................... 36 1.3 DC Circuits.................................................................................................. 87 1.4 Alternating Voltage and Current ................................................................. 124 1.5 Circuit Simulation ...................................................................................... 151 1.6 Intuitive Circuit Design .............................................................................. 166 1.7 Troubleshooting Basic ................................................................................ 177 References .......................................................................................................... 208

Chapter 2: The Semiconductor Diode....................................................211 References .......................................................................................................... 215

Chapter 3: Understanding Diodes and Their Problems .............................217 3.1 Speed Demons ........................................................................................... 219 3.2 Turn ’em off—turn ’em on. . . .................................................................... 220 3.3 Other Strange Things that Diodes Can Do to You. . . .................................. 222 3.4 Zener, Zener, Zener.................................................................................... 225 3.5 Diodes that Glow in the Dark, Efficiently................................................... 228 3.6 Optoisolators .............................................................................................. 228 3.7 Assault and Battery .................................................................................... 231 References .......................................................................................................... 232

Chapter 4: Bipolar Transistors ............................................................235 References .......................................................................................................... 247

Chapter 5: Field-Effect Transistors.......................................................249 References .......................................................................................................... 254

Chapter 6: Identifying and Avoiding Transistor Problems..........................255 6.1 6.2

More Beta—More Better? .......................................................................... 257 Field-Effect Transistors .............................................................................. 258

www.newnespress.com

vi

Contents

6.3 Power Transistors may Hog Current ........................................................... 261 6.4 Apply the 5-Second Rule ........................................................................... 264 6.5 Fabrication Structures make a Difference.................................................... 264 6.6 Power-Circuit Design Requires Expertise.................................................... 267 6.7 MOSFETs Avoid Secondary Breakdown .................................................... 269 References .......................................................................................................... 270

Chapter 7: Digital Circuit Fundamentals ...............................................271 7.1 Digital Technology..................................................................................... 273 References .......................................................................................................... 278

Chapter 8: Number Systems ...............................................................279 8.1 8.2 8.3 8.4 8.5 8.6 8.7

Introduction................................................................................................ 279 Decimal–Unsigned Binary Conversion........................................................ 280 Signed Binary Numbers.............................................................................. 284 Gray Code ................................................................................................. 289 Binary Coded Decimal ............................................................................... 290 Octal-Binary Conversion ............................................................................ 291 Hexadecimal-Binary Conversion................................................................. 294

Chapter 9: Binary Data Manipulation ..................................................301 9.1 Introduction................................................................................................ 301 9.2 Logical Operations ..................................................................................... 302 9.3 Boolean Algebra ........................................................................................ 303 9.4 Combinational Logic Gates ........................................................................ 306 9.5 Truth Tables............................................................................................... 308 References .......................................................................................................... 317

Chapter 10: Combinational Logic Design...............................................319 10.1 Introduction.............................................................................................. 319 10.2 NAND and NOR Logic ............................................................................ 332 10.3 Karnaugh Maps ........................................................................................ 334 10.4 Don’t Care Conditions.............................................................................. 341 References .......................................................................................................... 341

Chapter 11: Sequential Logic Design ....................................................343 11.1 11.2 11.3 11.4 11.5 11.6

Introduction.............................................................................................. 343 Level Sensitive Latches and Edge-triggered Flip-flops .............................. 348 The D Latch and D-type Flip-Flop ........................................................... 348 Counter Design ........................................................................................ 354 State Machine Design............................................................................... 366 Moore Versus Mealy State Machines........................................................ 377

www.newnespress.com

Contents

vii

11.7 Shift Registers.......................................................................................... 377 11.8 Digital Scan Path ..................................................................................... 379 References .......................................................................................................... 382

Chapter 12: Memory.........................................................................383 12.1 12.2 12.3

Introduction ............................................................................................ 383 Random Access Memory ........................................................................ 385 Read-only Memory................................................................................. 386

Chapter 13: Selecting a Design Route...................................................389 13.1 13.2 13.3 13.4 13.5 13.6

Introduction ............................................................................................ 389 Discrete Implementation ......................................................................... 391 Mask Programmable ASICs .................................................................... 400 Field-Programmable Logic...................................................................... 414 VHDL .................................................................................................... 434 Choosing a Design Route ....................................................................... 436

Chapter 14: Designing with Logic ICs...................................................441 14.1

Logic ICs ............................................................................................... 441

Chapter 15: Interfacing......................................................................455 15.1 15.2 15.3 15.4 15.5 15.6

Mixing Analog and Digital ..................................................................... 455 Generating Digital Levels from Analog Inputs ........................................ 458 Protection Against Externally Applied Overvoltages ............................... 461 Isolation ................................................................................................. 462 Classic Data Interface Standards ............................................................. 465 High-Performance Data Interface Standards ............................................ 471

Chapter 16: DSP and Digital Filters ....................................................477 16.1 Origins of Real-World Signals and Their Units of Measurement ............. 477 16.2 Reasons for Processing Real-World Signals ............................................ 478 16.3 Generation of Real-World Signals........................................................... 480 16.4 Methods and Technologies Available for Processing Real-World Signals 480 16.5 Analog Versus Digital Signal Processing ................................................ 481 16.6 A Practical Example ............................................................................... 482 16.7 Finite Impulse Response (FIR) Filters ..................................................... 489 16.8 FIR Filter Implementation In DSP Hardware Using Circular Buffering ... 494 16.9 Designing FIR Filters ............................................................................. 497 16.10 Infinite Impulse Response (IIR) Filters ................................................... 508 16.11 IIR Filter Design Techniques .................................................................. 511 16.12 Multirate Filters...................................................................................... 514 16.13 Adaptive Filters ...................................................................................... 519 References .......................................................................................................... 523

www.newnespress.com

viii

Contents

Chapter 17: Dealing with High-Speed Logic ...........................................525 References on Dealing with High-Speed Logic ........................................... 532 Chapter 18: Bridging the Gap between Analog and Digital .......................533 18.1 Try to Measure Temperature Digitally .................................................... 536 18.2 Road Blocks Abound.............................................................................. 540 18.3 The Ultimate Key to Analog Success...................................................... 548 18.4 How Analog and Digital Design Differ ................................................... 549 18.5 Time and Its Inversion............................................................................ 556 18.6 Organizing Your Toolbox ....................................................................... 556 18.7 Set Your Foundation and Move On, Out of The Box .............................. 557 References .......................................................................................................... 558

Chapter 19: Op-Amps .......................................................................559 19.1 The Magical Mysterious Op-Amp ........................................................... 559 19.2 Understanding Op-Amp Parameters ........................................................ 572 19.3 Modeling Op-Amps ................................................................................ 599 19.4 Finding the Perfect Op-Amp ................................................................... 600 References .......................................................................................................... 618

Chapter 20: Analog-to-Digital Converters..............................................619 20.1 20.2 20.3 20.4 20.5 20.6 20.7 20.8 20.9 20.10 20.11 20.12 20.13 20.14

ADCs ..................................................................................................... 621 Types of ADCs ...................................................................................... 624 ADC Comparison ................................................................................... 633 Sample and Hold .................................................................................... 634 Real Parts............................................................................................... 636 Microprocessor Interfacing ..................................................................... 637 Clocked Interfaces .................................................................................. 643 Serial Interfaces...................................................................................... 644 Multichannel ADCs ................................................................................ 650 Internal Microcontroller ADCs................................................................ 650 Codecs ................................................................................................... 652 Interrupt Rates........................................................................................ 652 Dual-Function Pins On Microcontrollers ................................................. 653 Design Checklist .................................................................................... 655

Chapter 21: Sensors..........................................................................657 21.1 21.2 21.3 21.4 21.5

Instrumentation and Control Systems ...................................................... 657 Transducers ............................................................................................ 659 Sensors................................................................................................... 660 Switches................................................................................................. 667 Semiconductor Temperature Sensors ....................................................... 672

www.newnespress.com

Contents 21.6 21.7 21.8 21.9 21.10 21.11 21.12 21.13

ix

Thermocouples ....................................................................................... 672 Threshold Detection................................................................................ 674 Outputs .................................................................................................. 676 LED Indicators ....................................................................................... 676 Driving High-Current Loads ................................................................... 678 Audible Outputs ..................................................................................... 678 Motors.................................................................................................... 681 Driving Mains Connected Loads ............................................................. 682

Chapter 22: Active Filters ..................................................................685 22.1 Introduction ............................................................................................ 685 22.2 Fundamentals of Low-Pass Filters........................................................... 686 22.3 Low-Pass Filter Design........................................................................... 697 22.4 High-Pass Filter Design .......................................................................... 707 22.5 Band-Pass Filter Design.......................................................................... 714 22.6 Band-Rejection Filter Design .................................................................. 724 22.7 All-Pass Filter Design............................................................................. 729 22.8 Practical Design Hints ............................................................................ 734 22.9 Filter Coefficient Tables ......................................................................... 744 References .......................................................................................................... 752

Chapter 23: Radio-Frequency (RF) Circuits ...........................................753 23.1 Modulation of Radio Waves ................................................................... 753 23.2 Low-Power RF Amplifiers...................................................................... 759 23.3 Stability.................................................................................................. 762 23.4 Linearity................................................................................................. 767 23.5 Noise and Dynamic Range ..................................................................... 771 23.6 Impedances and Gain ............................................................................. 773 23.7 Mixers.................................................................................................... 778 23.8 Demodulators ......................................................................................... 783 23.9 Oscillators .............................................................................................. 787 References .......................................................................................................... 795

Chapter 24: Signal Sources.................................................................797 24.1 Voltage References................................................................................. 797 24.2 NonsinusoidaI Waveform Generators ...................................................... 800 24.3 Sine Wave Generators ............................................................................ 808 24.4 Voltage-Controlled Oscillators And Phase Detectors ............................... 817 References .......................................................................................................... 828

Chapter 25: EDA Design Tools for Analog and RF .................................829 25.1 25.2

The Old Pencil and Paper Design Process............................................... 835 Is Your Simulation Fundamentally Valid?............................................... 838

www.newnespress.com

x

Contents 25.3 Macromodels: What Can They Do? .......................................................... 843 25.4 VHDL-AMS............................................................................................. 849 References .......................................................................................................... 867

Chapter 26: Useful Circuits ................................................................869 26.1 Introduction.............................................................................................. 869 26.2 Boundary Conditions ................................................................................ 873 26.3 Amplifiers ................................................................................................ 873 26.4 Computing Circuits .................................................................................. 891 26.5 Oscillators ................................................................................................ 902 26.6 Some Favorite Circuits ............................................................................. 910 References .......................................................................................................... 915

Chapter 27: Programmable Logic to ASICs............................................917 27.1 Programmable Read-Only Memory (PROM)............................................. 918 27.2 Programmable Logic Arrays (PLAs) ......................................................... 922 27.3 Programmable Array Logic (PALs) .......................................................... 923 27.4 The Masked Gate Array ASIC.................................................................. 929 27.5 CPLDs and FPGAs................................................................................... 931 27.6 Summary.................................................................................................. 932 References .......................................................................................................... 932

Chapter 28: Complex Programmable Logic Devices (CPLDs) ....................933 28.1 CPLD Architectures ................................................................................. 933 28.2 Function Blocks ....................................................................................... 934 28.3 I/O Blocks................................................................................................ 936 28.4 Clock Drivers ........................................................................................... 937 28.5 Interconnect ............................................................................................. 938 28.6 CPLD Technology and Programmable Elements ....................................... 940 28.7 Embedded Devices ................................................................................... 940 28.8 Summary: CPLD Selection Criteria .......................................................... 944 References .......................................................................................................... 946

Chapter 29: Field Programmable Gate Arrays (FPGAs) ..........................947 29.1 29.2 29.3 29.4 29.5 29.6 29.7 29.8

FPGA Architectures ................................................................................. 947 Configurable Logic Blocks ....................................................................... 948 Configurable I/O Blocks........................................................................... 951 Embedded Devices ................................................................................... 954 Programmable Interconnect ...................................................................... 955 Clock Circuitry......................................................................................... 957 SRAM vs. Antifuse Programming............................................................. 957 Emulating and Prototyping ASICs ............................................................ 961

www.newnespress.com

Contents

xi

29.9 Summary.................................................................................................. 964 References .......................................................................................................... 965

Chapter 30: Design Automation and Testing for FPGAs ..........................967 30.1 Simulation .............................................................................................. 967 30.2 Libraries................................................................................................. 971 30.3 Synthesis ................................................................................................ 974 30.4 Physical Design Flow ............................................................................. 977 30.5 Place and Route ..................................................................................... 977 30.6 Timing Analysis ..................................................................................... 978 30.7 Design Pitfalls ........................................................................................ 978 30.8 VHDL Issues for FPGA Design .............................................................. 979 30.9 Summary................................................................................................ 979 References .......................................................................................................... 980

Chapter 31: Integrating Processors onto FPGAs .....................................981 31.1 31.2 31.3 31.4

Introduction ............................................................................................ 981 A Simple Embedded Processor ............................................................... 982 Soft Core Processors on an FPGA ........................................................ 1004 Summary.............................................................................................. 1004

Chapter 32: Implementing Digital Filters in VHDL ...............................1005 32.1 32.2 32.3 32.4 32.5 32.6 32.7

Introduction .......................................................................................... 1005 Converting S-Domain to Z-Domain ...................................................... 1006 Implementing Z-Domain Functions in VHDL ....................................... 1008 Basic Low-Pass Filter Model ................................................................ 1013 FIR Filters............................................................................................ 1017 IIR Filters............................................................................................. 1018 Summary.............................................................................................. 1018

Chapter 33: Microprocessor and Microcontroller Overview .....................1019 33.1 33.2 33.3 33.4 33.5 33.6 33.7 33.8 33.9

Microprocessor Systems ....................................................................... 1019 Single-Chip Microcomputers................................................................. 1020 Microcontrollers ................................................................................... 1020 Microprocessor Systems ....................................................................... 1020 Data Types ........................................................................................... 1024 Data Storage......................................................................................... 1024 The Microprocessor .............................................................................. 1025 Microprocessor Operation ..................................................................... 1032 A Microcontroller System..................................................................... 1038

Chapter 34: Microcontroller Toolbox ..................................................1043 34.1

Microcontroller Supply and Reference .................................................. 1043

www.newnespress.com

xii

Contents 34.2 34.3 34.4 34.5 34.6 34.7 34.8 34.9

Resistor Networks ................................................................................ 1045 Multiple Input Control.......................................................................... 1046 AC Control........................................................................................... 1049 Voltage Monitors and Supervisory Circuits ........................................... 1050 Driving Bipolar Transistors................................................................... 1051 Driving MOSFETs ............................................................................... 1054 Reading Negative Voltages................................................................... 1057 Example Control System ...................................................................... 1059

Chapter 35: Power Supply Overview and Specifications .........................1071 35.1 35.2 35.3

Power Supplies..................................................................................... 1071 Specifications ....................................................................................... 1078 Off-the-Shelf or Roll Your Own ........................................................... 1078

Chapter 36: Input and Output Parameters ..........................................1081 36.1 36.2 36.3 36.4 36.5 36.6 36.7 36.8 36.9 36.10 36.11 36.12 36.13

Voltage ................................................................................................ 1081 Current ................................................................................................. 1082 Fuses.................................................................................................... 1082 Switch-On Surge, or Inrush Current ...................................................... 1084 Waveform Distortion and Interference .................................................. 1087 Frequency............................................................................................. 1090 Efficiency............................................................................................. 1090 Deriving the Input Voltage from the Output.......................................... 1092 Low-Load Condition............................................................................. 1094 Rectifier and Capacitor Selection .......................................................... 1095 Load and Line Regulation .................................................................... 1097 Ripple and Noise .................................................................................. 1099 Transient Response............................................................................... 1101

Chapter 37: Batteries......................................................................1103 37.1 37.2 37.3 37.4

Initial Considerations ............................................................................ 1103 Primary Cells ....................................................................................... 1108 Secondary Cells.................................................................................... 1110 Charging .............................................................................................. 1114

Chapter 38: Layout and Grounding for Analog and Digital Circuits..........1117 38.1 38.2 38.3 38.4 38.5 38.6 38.7 38.8

The Similarities of Analog and Digital Layout Practices ....................... 1117 Where the Domains Differ—Ground Planes Can Be a Problem............. 1121 Where the Board and Component Parasitics Can Do the Most Damage. 1123 Layout Techniques that Improve ADC Accuracy and Resolution........... 1131 The Art of Laying Out Two-Layer Boards ............................................ 1135 Current Return Paths With or Without a Ground Plane ......................... 1140 Layout Tricks for a 12-Bit Sensing System ........................................... 1142 General Layout Guidelines—Device Placement..................................... 1144

www.newnespress.com

Contents

xiii

38.9 General Layout Guidelines—Ground and Power Supply Strategy .......... 1144 38.10 Signal Traces........................................................................................ 1147 38.11 Did I Say Bypass and Use an Anti-Aliasing Filter?............................... 1148 38.12 Bypass Capacitors ................................................................................ 1148 38.13 Anti-Aliasing Filters ............................................................................. 1149 38.14 PCB Design Checklist .......................................................................... 1150 References ........................................................................................................ 1151

Chapter 39: Safety .........................................................................1153 39.1 39.2 39.3 39.4 39.5

The Hazards of Electricity .................................................................... 1154 Safety Classes ...................................................................................... 1155 Insulation Types ................................................................................... 1156 Design Considerations for Safety Protection.......................................... 1156 Fire Hazard .......................................................................................... 1158

Chapter 40: Design for Production.....................................................1161 40.1 40.2

Checklist .............................................................................................. 1162 The Dangers of ESD ............................................................................ 1164

Chapter 41: Testability ....................................................................1167 41.1 41.2 41.3 41.4

In-Circuit Testing ................................................................................. 1167 Functional Testing ................................................................................ 1168 Boundary Scan and JTAG .................................................................... 1170 Design Techniques ............................................................................... 1174

Chapter 42: Reliability ....................................................................1177 42.1 42.2 42.3 42.4 42.5

Definitions............................................................................................ 1177 The Cost of Reliability ......................................................................... 1179 Design for Reliability ........................................................................... 1180 The Value of MTBF Figures ................................................................ 1184 Design Faults ....................................................................................... 1186

Chapter 43: Thermal Management.....................................................1187 43.1 43.2 43.3 43.4

Using Thermal Resistance .................................................................... 1187 Heatsinks.............................................................................................. 1193 Power Semiconductor Mounting ........................................................... 1197 Placement and Layout .......................................................................... 1201

Appendix A Standards......................................................................1203 A.1 A.2

British Standards .................................................................................. 1203 IEC Standards ...................................................................................... 1206

Index.............................................................................................1207 www.newnespress.com

This page intentionally left blank

About the Authors

Darren Ashby (Chapters 1, 19, 26, and 35) author of Electrical Engineering 101, is a self-described “techno geek with pointy hair.” He considers himself a Jack of all trades, master of none. He figures his common sense came from his dad and his book sense from his mother. Raised on a farm and graduating from Utah State University seemingly ages ago, he has nearly 20 years of experience in the real world as a technician, engineer and a manager. He has worked in diverse areas of compliance, production, testing and his personal favorite, R&D. He jumped at a chance some years back to teach a couple of semesters at his alma mater. For about two years, he wrote regularly for the online magazine “chipcenter. com.” He is currently the Director of electronics R&D at a billion dollar consumer product company. His passions are boats, snowmobiles, motorcycles and pretty much anything with a motor in it. When not at his day job, he spends most his time with his family and a promising R&D consulting/manufacturing firm he started a couple of years ago. He lives with his beautiful wife, four strapping boys and cute little daughter next to the mountains in Richmond, Utah. Bonnie Baker (Chapters 18, 19, 25 and 38) author of A Baker’s Dozen, also writes the monthly “Baker’s Best” for EDN magazine. She has been involved with analog and digital designs and systems for over 20 years. Bonnie started as a manufacturing product engineer supporting analog products at Burr-Brown. From there, Bonnie moved up to IC design, analog division strategic marketer, and then corporate applications engineering manager. In 1998, she joined Microchip Technology and served as their analog division analog/mixed-signal applications engineering manager and staff architect engineer for one of their PICmicro divisions. This expanded her background to

www.newnespress.com

xvi

About the Authors

not only include analog applications, but microcontroller solutions as well. At present, she has returned to the Precision Analog fold at Texas Instruments in Tucson, Arizona. Bonnie holds a Masters of Science in Electrical Engineering from the University of Arizona (Tucson, AZ) and a bachelor’s degree in music education from Northern Arizona University (Flagstaff, AZ). In addition to her fascination with analog design, Bonnie has a drive to share her knowledge and experience and has written almost 300 articles, design notes, and application notes and she is a frequent presenter at technical conferences and shows. Stuart Ball, P.E., (Chapters 20, 34) author of Analog Interfacing to Embedded Microprocessors, is an electrical engineer with over 20 years of experience in electronic and embedded systems. He is currently employed with Seagate Technologies, a manufacturer of computer hard disc drives. Bruce Carter (Chapter 19) a contributor to Electrical Engineering 101, is currently an Engineer for the Test and Measurement group of Texas Instruments. Carter earned a BS in Engineering Physics from Texas Tech University, and a BS in Electrical Engineering from the University of Texas. He authored several technical articles, including four chapters in Op-Amps for Everyone. New edition publishing soon. John Crowe (Chapter 13) co-author of Introduction to Digital Electronics, is Reader in Biomedical Informatics in the School of Electrical & Electronic Engineering, University of Nottingham, UK. His contribution to this book is based upon material used in a Digital Electronics module delivered to 1st and 2nd year undergraduate students. His research concerns the development of novel biomedical instrumentation such as fetal heart rate monitors and integrated optical and electronics ASICs for imaging skin blood flow. Ian Grout (Chapters 7, 8, 9, 10, 11, and 12) the author of Digital Systems Design received his B.Eng in Electronic Engineering (1991) and PhD (1994) from Lancaster University (UK). He has worked in both industry and the academic field in microelectronic circuit and electronics design and test. He currently works in the areas of mixed-signal integrated circuit (IC) design for testability (DfT) and digital electronic circuit design using programmable logic. The author is currently a lecturer within the Department of Electronic and Computer Engineering at the University of Limerick (Ireland). He currently teaches programmable logic and integrated circuit design and

www.newnespress.com

About the Authors

xvii

test principles within the university and has worked in Limerick since 1998. Prior to this he was a lecturer in the Engineering Department at Lancaster University (UK). Barrie Hayes-Gill (Chapter 13) co-author of Introduction to Digital Electronics, is Associate Professor in Integrated Circuit Design and Electronic Instrumentation in the School of Electrical & Electronic Engineering, University of Nottingham, UK. He has lectured inintegrated circuit design both within the University of Nottingham and at international locations around the World. His research and industrial work concerns the development of compact and low noise instrumentation for medical devices and instrumentation where he deploys off-the-shelf electronic components and semi-custom and full custom integrated circuits for integrated optical sensors. He has published widely with over 150 publications and 10 patents on medical devices and VLSI systems. In addition to his University post he is also an Executive Directorat Monica Healthcare Ltd. Ian Hickman, Eur. Ing. D. I. H. May B.Sc.Hons, C.Eng., MIEE, MIEEE (Chapters 2, 4, 5, 23, 24) is the author of Analog Electronics. He has been interested in electronics since the late 1940s, and professionally involved in it since 1954. Starting with a crystal set, his interests over the years have covered every aspect of electronics, though mainly concentrating on analog. Now retired, Ian was a consultant to Electronics World for many years. He is a Member of the Institution of Engineering and Technology: and a Life Member of the Institute of Electrical & Electronics Engineers. He has also written several books including Practical RF Handbook, Hickman’s Analog and RF Circuits, and Analog Circuits Cookbook, to name just a few. Walt Kester (Chapters 16, 17) is the author of Mixed Signal and DSP Design Techniques. He is a corporate staff applications engineer at Analog Devices. For over 35 years at Analog Devices, he has designed, developed, and given applications support for high-speed ADCs, DACs, SHAs, op-amps, and analog multiplexers. Besides writing many papers and articles, he prepared and edited eleven major applications books, which form the basis for the Analog Devices world-wide technical seminar series including the topics of op-amps, data conversion, power management, sensor signal conditioning, mixed-signal, and practical analog design techniques. He also is the editor of The Data Conversion Handbook, a 900þ page comprehensive book on data conversion published in 2005 by Elsevier. Walt has a BSEE from NC State University and MSEE from Duke University.

www.newnespress.com

xviii

About the Authors

Thomas Kugelstadt (Chapter 22) was a contributor to Op Amps for Everyone. He is a senior application engineer at Texas Instruments. He is writing many technical articles on various subjects, often system related. He also provides freelance writing services if your company were ever interested in a technical subject but experienced difficulties finding a writer. Ron Mancini (Chapter 26) the editor of Op Amps for Everyone has spent nearly fifty years in electronics. Recently retired, he was a Staff Scientist at Texas Instruments for many years. He was also a regular columnist for EDN. Richard Palmer (Chapter 26) was a contributor to Op Amps for Everyone. Robert A. Pease (Chapters 1, 3, 6) author of Troubleshooting Analog Circuits, attended Mt. Hermon School, and graduated from MIT in 1961 with a BSEE. He worked at Philbrick Researches up to 1975 and designed many Op-Amps and Analog Computing Modules. Pease joined National Semiconductor in 1976. He has designed about 24 analog ICs including power regulators, voltage references, and temp sensors. He has written 65þ magazine articles and holds about 21 US patents. Pease is the self-declared Czar of Bandgaps since 1986. He enjoys hiking and trekking in Nepal, and ferroequinology. His position at NSC is Staff Scientist. He is a Senior Member of the IEEE. Pease is a columnist in Electronic Design magazine, with over 240 columns published. The column, PEASE PORRIDGE, covers a wide range of technical topics. Pease also has posted many technical and semi-technical items on his main website: http://www.national.com/rap Many of Pease’s recent columns are accessible there. Pease was inducted into the E.E. Hall Of Fame in 2002. Refer to: http://www.elecdesign.com/Articles/Index.cfm?ArticleID=17269&Extension=pdf See Pease’s other web site at http://www.transtronix.com

Mike Tooley (Chapters 1, 21, and 33) author of Electronic Circuits, is a technical author and consultant. He was formerly Vice Principal at Brooklands College in Surrey, England, where he was responsible for the delivery of learning to over 10,000 Further and Higher Education students increasingly by flexible, open and online distance learning. Mike is the well-known author of several popular engineering and related text books, including widely adopted course texts for BTEC, GCE A-level and GCSE

www.newnespress.com

About the Authors

xix

qualifications in Engineering. Mike’s hobbies include astronomy, amateur radio, aviation, computing and electronic circuit design and construction. Tim Williams (Chapters 14, 15, 19, 35, 36, 37, 39, 40,41, 42, 43, and Appendix A) is the author of The Circuit Designer’s Companion, 2nd Edition. He works at Elmac Services, which provides consultancy and training on all aspects of EMC, including design, testing and the application of standards, to companies manufacturing electronic products and concerned about the implications of the EMC Directive. Tim Williams gained a BSc in Electronic Engineering from Southampton University in 1976. He has worked in electronic product design in various industry sectors including process instrumentation and audio visual control. He was design group leader at Rosemount Ltd before leaving in 1990 to start Elmac Services. He is also the author of “EMC for Product Designers” (now in its fourth edition, Elsevier 2006), and has presented numerous conference papers and seminars. He is also author of “EMC for Systems & Installations” with Keith Armstrong. He is an EMC technical assessor for UKAS and SWEDAC. Peter Wilson (Chapters 25, 30, 31, 32) author of Design Recipes for FPGAs, is Senior Lecturer in Electronics at the University of Southampton. He holds degrees from Heriot-Watt University, an MBA from Edinburgh Business School and a PhD from the University of Southampton. He worked in the Avionics and Electronics Design Automation Industries for many years at Ferranti, GEC-Marconi and Analogy prior to rejoining academia . He has published widely in the areas of FPGA design, modeling and simulation, VHDL, VHDL-AMS, magnetics and power electronics. He is a Senior Member of the IEEE, member of the IET, and a Chartered Engineer. Bob Zeidman (Chapters 27, 28, 29) author of Designing with FPGAs and CPLDs, is the president of Zeidman Consulting (www.ZeidmanConsulting.com), a premiere contract research and development firm in Silicon Valley. He is also the president of Zeidman Technologies (www.zeidman.biz), a developer of tools for embedded systems hardware and software development, and president of Software Analysis and Forensic Engineering Corporation (www.SAFE-corp.biz), the leading provider of software intellectual property analysis tools. Bob has designed ASICs, FPGAs, and PC boards for RISC-based parallel processor systems, laser printers, network switches and routers, and other systems for clients including Apple Computer, Cisco Systems, Mentor Graphics, and Ricoh. He is the inventor of SynthOSTM, a tool for synthesizing software

www.newnespress.com

xx

About the Authors

from a high-level description, and CodeSuiteW, a tool for measuring software source code correlation. His publications include papers on hardware and software design methods and three textbooks: Designing with FPGAs and CPLDs, Verilog Designer’s Library, and Introduction to Verilog. Bob has taught courses at conferences throughout the world. He holds several patents and earned bachelor’s degrees in physics and electrical engineering at Cornell University and a master’s degree in electrical engineering at Stanford University.

www.newnespress.com

CHAPTER 1

The Fundamentals Mike Tooley Darren Ashby Robert Pease

1.1 Electrical Fundamentals This chapter has been designed to provide you with the background knowledge required to help you understand the concepts introduced in the later chapters. If you have studied electrical science, electrical principles, or electronics then you will already be familiar with many of these concepts. If, on the other hand, you are returning to study or are a newcomer to electronics or electrical technology this chapter will help you get up to speed.

1.1.1

Fundamental Units

You will already know that the units that we now use to describe such things as length, mass and time are standardized within the International System of Units (SI). This SI system is based upon the seven fundamental units (see Table 1.1).

1.1.2

Derived Units

All other units are derived from these seven fundamental units. These derived units generally have their own names and those commonly encountered in electrical circuits are summarized in Table 1.2, together with the corresponding physical quantities. (Note that 0K is equal to of 1 C.)

273 C and an interval of 1K is the same as an interval

If you find the exponent notation shown in Table 1.2 a little confusing, just remember that V 1 is simply 1/V, s 1 is 1/s, m 2 is 1/m 2, and so on.

www.newnespress.com

2

Chapter 1 Table 1.1: SI units Quantity

Unit

Abbreviation

Current

ampere

A

Length

meter

m

Luminous intensity

candela

cd

Mass

kilogram

kg

Temperature

Kelvin

K

Time

second

s

Matter

mol

mol

Table 1.2: Electrical quantities Quantity

Derived unit

Abbreviation

Equivalent (in terms of fundamental units)

Capacitance

farad

F

AsV

Charge

coulomb

C

As

Energy

joule

J

Nm

Force

newton

N

kg m s

Frequency

hertz

Hz

s

Illuminance

lux

lx

lm m

2

Inductance

henry

H

VsA

1

Luminous flux

lumen

lm

cd sr

Magnetic flux

weber

Wb

Vs

Potential

volt

V

WA

Power

watt

W

Js

Resistance

ohm

O

VA

www.newnespress.com

1

1

1

1 1 1

The Fundamentals

3

Example 1.1 The unit of flux density (the tesla) is defined as the magnetic flux per unit area. Express this in terms of the fundamental units. Solution The SI unit of flux is the weber (Wb). Area is directly proportional to length squared and, expressed in terms of the fundamental SI units, this is square meters (m2). Dividing the flux (Wb) by the area (m2) gives Wb/m2 or Wb m 2. Hence, in terms of the fundamental SI units, the tesla is expressed in Wb m 2. Example 1.2 The unit of electrical potential, the volt (V), is defined as the difference in potential between two points in a conductor, which when carrying a current of one amp (A), dissipates a power of one watt (W). Express the volt (V) in terms of joules (J) and coulombs (C). Solution In terms of the derived units: Volts ¼ ¼

Watts Joules=seconds ¼ Amperes Amperes Joules Joules ¼ Amperes  seconds Coulombs

Note that: Watts ¼ Joules/seconds and also that Amperes  seconds ¼ Coulombs. Alternatively, in terms of the symbols used to denote the units: V¼

W J=s J J ¼ ¼ ¼ ¼ JC A A As C

1

One volt is equivalent to one joule per coulomb.

1.1.3

Measuring Angles

You might think it strange to be concerned with angles in electrical circuits. The reason is simply that, in analog and AC circuits, signals are based on repetitive waves (often sinusoidal in shape). We can refer to a point on such a wave in one of two basic ways, either in terms of the time from the start of the cycle or in terms of the angle

www.newnespress.com

4

Chapter 1

FIGURE 1.1: One cycle of a sine wave voltage (a cycle starts at 0 and finishes as 360 —see Figure 1.1). In practice, it is often more convenient to use angles rather than time; however, the two methods of measurement are interchangeable and it’s important to be able to work in either of these units. In electrical circuits, angles are measured in either degrees or radians (both of which are strictly dimensionless units). You will doubtless already be familiar with angular measure in degrees where one complete circular revolution is equivalent to an angular change of 360 . The alternative method of measuring angles, the radian, is defined somewhat differently. It is the angle subtended at the center of a circle by an arc having length that is equal to the radius of the circle (see Figure 1.2). You may sometimes find that you need to convert from radians to degrees, and vice versa. A complete circular revolution is equivalent to a rotation of 360 or

FIGURE 1.2: Definition of the radian

www.newnespress.com

The Fundamentals

5

2p radians (note that p is approximately equal to 3.142). Thus, one radian is equivalent to 360/2p degrees (or approximately 57.3 ). Try to remember the following rules that will help you to convert angles expressed in degrees to radians and vice versa:  From degrees to radians, divide by 57.3.  From radians to degrees, multiply by 57.3. Example 1.3 Express a quarter of a cycle revolution in terms of: (a)

degrees;

(b)

radians.

Solution (a)

There are 360 in one complete cycle (i.e., one full revolution. Hence, there are (360/4) or 90 in one quarter of a cycle).

(b)

There are 2p radians in one complete cycle. Thus, there are 2p/4 or p/2 radians in one quarter of a cycle.

Example 1.4 Express an angle of 215 in radians. Solution To convert from degrees to radians, divide by 57.3. So, 215 is equivalent to 215/57.3 ¼ 3.75 radians. Example 1.5 Express an angle of 2.5 radians in degrees. Solution To convert from radians to degrees, multiply by 57.3. Hence, 2.5 radians is equivalent to 2.5  57.3 ¼ 143.25 .

www.newnespress.com

6

Chapter 1

1.1.4

Electrical Units and Symbols

Table 1.3 shows the units and symbols that are commonly encountered in electrical circuits. It is important to get to know these units and also be able to recognize their abbreviations and symbols. You will meet all of these units later in this chapter.

Table 1.3: Electrical units Unit

Abbrev.

Symbol

ampere

A

I

Unit of electric current (a current of 1A flows when a charge of 1C is transported in a time interval of 1s)

coulomb

C

Q

Unit of electric charge or quantity of electricity

farad

F

C

Unit of capacitance (a capacitor has a capacitance of 1F when a potential of 1V across its plates produced a charge of 1C)

henry

H

L

Unit of inductance (an inductor has an inductance of 1H when an applied current changing at 1 A/s produces a potential difference of 1V across its terminals)

hertz

Hz

f

Unit of frequency (a signal has a frequency of 1 Hz if one cycle occurs in an interval of 1s)

Joule

J

W

Unit of energy

Ohm

O

R

Unit of resistance

second

s

t

Unit of time

siemen

S

G

Unit of conductance (the reciprocal of resistance)

tesla

T

B

Unit of magnetic flux density (a flux density of 1T is produced when a flux of 1 Wb is present over an area of 1 square meter)

volt

V

V

Unit of electric potential (e.m.f. or p.d.)

watt

W

P

Unit of power (equivalent to 1J of energy consumed in 1s)

Weber

Wb

j

Unit of magnetic flux

www.newnespress.com

Notes

The Fundamentals

1.1.5

7

Multiples and Sub-Multiples

Unfortunately, many of the derived units are either too large or too small for convenient everyday use, but we can make life a little easier by using a standard range of multiples and sub-multiples (see Table 1.4). Table 1.4: Multiples and sub-multiples Prefix

Abbreviation

Multiplier

tera

T

1012 ( ¼ 1,000,000,000,000)

giga

G

109 ( ¼ 1,000,000,000)

mega

M

106 ( ¼ 1,000,000)

kilo

K

103 ( ¼ 1,000)

(none)

(none)

100 ( ¼ 1 )

centi

c

10

2

( ¼ 0.01)

milli

m

10

3

( ¼ 0.001) ( ¼ 0.000001) ( ¼ 0.000000001)

micro

m

10

6

nano

n

10

9

pico

p

10

12

( ¼ 0.000000000001)

Example 1.6 An indicator lamp requires a current of 0.075A. Express this in mA. Solution You can express the current in mA (rather than in A) by simply moving the decimal point three places to the right. Hence, 0.075A is the same as 75 mA. Example 1.7 A medium-wave radio transmitter operates on a frequency of 1,495 kHz. Express its frequency in MHz. Solution To express the frequency in MHz rather than kHz, we need to move the decimal point three places to the left. Hence, 1,495 kHz is equivalent to 1.495 MHz.

www.newnespress.com

8

Chapter 1

Example 1.8 Express the value of a 27,000 pF in mF. Solution To express the value in mF rather than pF we need to move the decimal point six places to the left. Hence, 27,000 pF is equivalent to 0.027 mF (note that we have had to introduce an extra zero before the 2 and after the decimal point).

1.1.6

Exponent Notation

Exponent notation (or scientific notation) is useful when dealing with either very small or very large quantities. It’s well worth getting to grips with this notation as it will allow you to simplify quantities before using them in formulae. Exponents are based on powers of ten. To express a number in exponent notation the number is split into two parts. The first part is usually a number in the range 0.1 to 100 while the second part is a multiplier expressed as a power of ten. For example, 251.7 can be expressed as 2.517  100, i.e., 2.517  102. It can also be expressed as 0.2517  1,000, i.e., 0.2517  103. In both cases the exponent is the same as the number of noughts in the multiplier (i.e., 2 in the first case and 3 in the second case). To summarize: 251:7 ¼ 2:517  102 ¼ 0:2517  103 As a further example, 0.01825 can be expressed as 1.825/100; that is, 1.825  10 2. It can also be expressed as 18.25/1,000, i.e., 18.25  10 3. Again, the exponent is the same as the number of zeros but the minus sign is used to denote a fractional multiplier. To summarize: 0:01825 ¼ 1:825  10

2

¼ 18:25  10

3

Example 1.9 A current of 7.25 mA flows in a circuit. Express this current in amperes using exponent notation. Solution 1 mA ¼ 1  10 3 A;

www.newnespress.com

thus, 7.25 mA ¼ 7:25  10 3 A

The Fundamentals

9

Example 1.10 A voltage of 3.75  10 6V appears at the input of an amplifier. Express this voltage in (a) V, and (b) mV, using exponent notation. Solution (a)

1  10 6V ¼ 1 mV so 3.75  10 6V ¼ 3.75 mV

(b)

There are 1,000 mV in 1 mV so we must divide the previous result by 1,000 in order to express the voltage in mV. So 3.75 mV ¼ 0.00375 mV.

1.1.7

Multiplication and Division Using Exponents

Exponent notation really comes into its own when values have to be multiplied or divided. When multiplying two values expressed using exponents, you simply need to add the exponents. Here’s an example: ð2  102 Þ  ð3  106 Þ ¼ ð2  3Þ  10ð2 þ 6Þ ¼ 6  108 Similarly, when dividing two values which are expressed using exponents, you only need to subtract the exponents. As an example: ð4  106 Þ  ð2  104 Þ ¼ 4=2  10ð6



¼ 2  102

In either case it’s important to remember to specify the units, multiples and sub-multiples in which you are working (e.g., A, kO, mV, mF, etc.). Example 1.11 A current of 3 mA flows in a resistance of 33 kO. Determine the voltage dropped across the resistor. Solution Voltage is equal to current multiplied by resistance. Thus: V ¼ I  R ¼ 3 mA  33 kO Expressing this using exponent notation gives: V ¼ ð3  10 3 Þ  ð33  103 ÞV

www.newnespress.com

10

Chapter 1

Separating the exponents gives: V ¼ 3  33  10 Thus, V ¼ 99  10(

3þ3)

3

 103 V

¼ 99  100 ¼ 99  1 ¼ 99V

Example 1.12 A current of 45 mA flows in a circuit. What charge is transferred in a time interval of 20 ms? Solution Charge is equal to current multiplied by time (see the definition of the ampere). Thus: Q ¼ It ¼ 45 mA  20 ms Expressing this in exponent notation gives: Q ¼ ð45  10 6 Þ  ð20  10 3 Þ coulomb Separating the exponents gives: Q ¼ 45  20  10 Thus, Q ¼ 900  10(

6 3)

¼ 900  10

9

6

 10

3

coulomb

¼ 900 nC

Example 1.13 A power of 300 mW is dissipated in a circuit when a voltage of 1,500V is applied. Determine the current supplied to the circuit. Solution Current is equal to power divided by voltage. Thus: I ¼ P=V ¼ 300 mW=1; 500V amperes Expressing this in exponent notation gives: I ¼ ð300  10 3 Þ=ð1:5  103 ÞA

www.newnespress.com

The Fundamentals

11

Separating the exponents gives: I ¼ ð300=1:5Þ  ð10 3 =103 ÞA

I ¼ 300=1:5  10 Thus, I ¼ 200  10(

1.1.8

3 3)

¼ 200  10

6

3

 10 3 A

¼ 200 mA

Conductors and Insulators

Electric current is the name given to the flow of electrons (or negative charge carriers). Electrons orbit around the nucleus of atoms just as the earth orbits around the sun (see Figure 1.3). Electrons are held in one or more shells, constrained to their orbital paths by virtue of a force of attraction toward the nucleus, which contains an equal number of protons (positive charge carriers). Since like charges repel and unlike charges attract, negatively charged electrons are attracted to the positively charged nucleus. A similar principle can be demonstrated by observing the attraction between two permanent magnets; the two North u.c. Poles of the magnets will repel each other, while a North and South u.c. Pole will attract. In the same way, the unlike charges of the negative electron and the positive proton experience a force of mutual attraction. The outer shell electrons of a conductor can be reasonably easily interchanged between adjacent atoms within the lattice of atoms of which the substance is composed. This makes it possible for the material to conduct electricity. Typical examples of conductors are metals such as copper, silver, iron and aluminum. By contrast, the outer shell

FIGURE 1.3: A single atom of helium (He) showing its two electrons in orbit around its nucleus

www.newnespress.com

12

Chapter 1

electrons of an insulator are firmly bound to their parent atoms and virtually no interchange of electrons is possible. Typical examples of insulators are plastics, rubber, and ceramic materials.

1.1.9

Voltage and Resistance

The ability of an energy source (e.g., a battery) to produce a current within a conductor may be expressed in terms of electromotive force (e.m.f.). Whenever an e.m.f. is applied to a circuit a potential difference (p.d.), or voltage, exists. Both e.m.f. and p.d. are measured in volts (V). In many practical circuits there is only one e.m.f. present (the battery or supply), whereas a voltage will be developed across each component present in the circuit. The conventional flow of current in a circuit is from the point of more positive potential to the point of greatest negative potential (note that electrons move in the opposite direction!). Direct current results from the application of a direct e.m.f. (derived from batteries or a DC power supply). An essential characteristic of these supplies is that the applied e.m.f. does not change its polarity (even though its value might be subject to some fluctuation). For any conductor, the current flowing is directly proportional to the e.m.f. applied. The current flowing will also be dependent on the physical dimensions (length and cross-sectional area) and material of which the conductor is composed. The amount of current that will flow in a conductor when a given e.m.f. is applied is inversely proportional to its resistance. Therefore, resistance may be thought of as an opposition to current flow; the higher the resistance the lower the current that will flow (assuming that the applied e.m.f. remains constant).

1.1.10

Ohm’s Law

Provided that temperature does not vary, the ratio of p.d. across the ends of a conductor to the current flowing in the conductor is a constant. This relationship is known as Ohm’s Law and it leads to the relationship: V=I ¼ a constant ¼ R

www.newnespress.com

The Fundamentals

13

where V is the potential difference (or voltage drop) in volts (V), I is the current in amperes (A), and R is the resistance in ohms (O) (see Figure 1.4).

FIGURE 1.4: Simple circuit to illustrate the relationship between voltage (V), current (I) and resistance (R). Note that the direction of conventional current flow is from positive to negative. The formula may be arranged to make V, I or R the subject, as follows: V ¼ I  R; I ¼ V=R

and R ¼ V=I

The triangle shown in Figure 1.5 should help you remember these three important relationships. However, it’s worth noting that, when performing calculations of currents, voltages and resistances in practical circuits it is seldom necessary to work with an accuracy of better than 1% simply because component tolerances are usually greater than this. Furthermore, in calculations involving Ohm’s Law, it can sometimes be convenient to work in units of kO and mA (or MO and mA) in which case potential differences will be expressed directly in V.

FIGURE 1.5: Triangle showing the relationship between V, I and R

www.newnespress.com

14

Chapter 1

Example 1.14 A 12O resistor is connected to a 6V battery. What current will flow in the resistor? Solution Here we must use I ¼ V/R (where V ¼ 6V and R ¼ 12O): I ¼ V=R ¼ 6V=12O ¼ 0:5Aðor 500 mAÞ Hence a current of 500 mA will flow in the resistor. Example 1.15 A current of 100 mA flows in a 56O resistor. What voltage drop (potential difference) will be developed across the resistor? Solution Here we must use V ¼ I  R and ensure that we work in units of volts (V), amperes (A), and ohms (O). V ¼ I  R ¼ 0:1A  56O ¼ 5:6V (Note that 100 mA is the same as 0.1A.) This calculation shows that a p.d. of 5.6V will be developed across the resistor. Example 1.16 A voltage drop of 15V appears across a resistor in which a current of 1 mA flows. What is the value of the resistance? Solution R ¼ V=I ¼ 15V=0:001A ¼ 15; 000O ¼ 15 kO Note that it is often more convenient to work in units of mA and V, which will produce an answer directly in kO, that is: R ¼ V=I ¼ 15V=l mA ¼ 15 kO

www.newnespress.com

The Fundamentals

15

1.1.11 Resistance and Resistivity The resistance of a metallic conductor is directly proportional to its length and inversely proportional to its area. The resistance is also directly proportional to its resistivity (or specific resistance). Resistivity is defined as the resistance measured between the opposite faces of a cube having sides of 1 cm. The resistance, R, of a conductor is given by the formula: R ¼ r  l=A where R is the resistance (ft), r is the resistivity (Om), l is the length (m), and A is the area (m2). Table 1.5 shows the electrical properties of some common metals. Example 1.17 A coil consists of an 8m length of annealed copper wire having a cross-sectional area of 1 mm2. Determine the resistance of the coil. Solution We will use the formula, R ¼ r l/A. Table 1.5: Properties of some common metals Metal

Resistivity (at 20˚C) (Vm)

Relative conductivity (copper = 1)

Temperature coefficient of resistance (per ˚C)

Silver

1.626  10

8

1.06

0.0041

Copper (annealed)

1.724  10

8

1.00

0.0039

Copper (hard drawn)

1.777  10

8

0.97

0.0039

Aluminum

2.803  10

8

0.61

0.0040

Mild steel

1.38  10

7

0.12

0.0045

Lead

2.14  10

7

0.08

0.0040

Nickel

8.0  10

0.22

0.0062

8

www.newnespress.com

16

Chapter 1

The value of r for annealed copper given in Table 1.5 is 1.724  10 8 Om. The length of the wire is 4m, while the area is 1 mm2 or 1  10 6 m2 (note that it is important to be consistent in using units of meters for length and square meters for area). Hence, the resistance of the coil will be given by: R¼ Thus, R ¼ 13.792  10

2

1:724  10 1  10

8 6

8

¼ 13:724  10ð

8 þ 6Þ

or 0.13792O

Example 1.18 A wire having a resistivity of 1.724  10 8 Om, length 20m and cross-sectional area 1 mm2 carries a current of 5A. Determine the voltage drop between the ends of the wire. Solution First, we must find the resistance of the wire (as in Example 1.17): R¼

rl 1:6  10 8  20 ¼ ¼ 32  10 A 1  10 6

2

¼ 0:32O

The voltage drop can now be calculated using Ohm’s Law: V ¼ I  R ¼ 5A  0:32O ¼ 1:6V This calculation shows that a potential of 1.6V will be dropped between the ends of the wire.

1.1.12

Energy and Power

At first you may be a little confused about the difference between energy and power. Simply put, energy is the ability to do work, while power is the rate at which work is done. In electrical circuits, energy is supplied by batteries or generators. It may also be stored in components such as capacitors and inductors. Electrical energy is converted into various other forms of energy by components such as resistors (producing heat), loudspeakers (producing sound energy), and light emitting diodes (producing light).

www.newnespress.com

The Fundamentals

17

The unit of energy is the joule (J). Power is the rate of use of energy and it is measured in watts (W). A power of 1W results from energy being used at the rate of 1J per second. Thus: P ¼ W=t where P is the power in watts (W), W is the energy in joules (J), and t is the time in seconds (s). The power in a circuit is equivalent to the product of voltage and current. Hence: P¼IV where P is the power in watts (W), I is the current in amperes (A), and V is the voltage in volts (V). The formula may be arranged to make P, I or V the subject, as follows: P ¼ I  P; I ¼ P=V and

V ¼ P=I

The triangle shown in Figure 1.6 should help you remember these relationships. The relationship, P ¼ I  V, may be combined with that which results from Ohm’s Law (V ¼ I  R) to produce two further relationships. First, substituting for V gives: P ¼ I  ðI  RÞ ¼ I2 R Secondly, substituting for I gives: P ¼ ðV=RÞ  V ¼ V 2 =R Example 1.19 A current of 1.5A is drawn from a 3V battery. What power is supplied? Solution Here we must use P ¼ I  V (where I ¼ 1.5A and V ¼ 3V). P ¼ I  V ¼ 1:5A  3V ¼ 4:5W Hence, a power of 4.5W is supplied.

www.newnespress.com

18

Chapter 1

Example 1.20 A voltage drop of 4V appears across a resistor of 100O. What power is dissipated in the resistor? Solution Here we use P ¼ V2/R (where V ¼ 4V and R ¼ 100O). P ¼ V 2= R ¼ ð4V  4VÞ=100O ¼ 0:16W Hence, the resistor dissipates a power of 0.16W (or 160 mW). Example 1.21 A current of 20 mA flows in a 1 kO resistor. What power is dissipated in the resistor?

FIGURE 1.6: Triangle showing the relationship between P, I and V Solution Here we use P ¼ I2  R but, to make life a little easier, we will work in mA and kO (in which case the answer will be in mW). P ¼ I2  R ¼ ð20 mA  20 mAÞ  1 kO ¼ 400 mW Thus, a power of 400 mW is dissipated in the 1 kO resistor.

1.1.13

Electrostatics

If a conductor has a deficit of electrons, it will exhibit a net positive charge. If, on the other hand, it has a surplus of electrons, it will exhibit a net negative charge. An imbalance in charge can be produced by friction (removing or depositing electrons using materials such as silk and fur, respectively), or induction

www.newnespress.com

The Fundamentals

19

(by attracting or repelling electrons using a second body, which is, respectively, positively or negatively charged).

1.1.14 Force Between Charges Coulomb’s Law states that, if charged bodies exist at two points, the force of attraction (if the charges are of opposite polarity), or repulsion (if the charges have the same polarity), will be proportional to the product of the magnitude of the charges divided by the square of their distance apart. Thus: F¼

kQ1 Q2 r2

where Q1 and Q2 are the charges present at the two points (in coulombs), r the distance separating the two points (in meters), F is the force (in newtons), and k is a constant depending upon the medium in which the charges exist. In vacuum or “free space”: k¼

1 4pe0

where e0 is the permittivity of free space (8.854  10

12

C/Nm2).

Combining the two previous equations gives: F¼

kQ1 Q2 4  8:854  10

12 2 r

Newtons

1.1.15 Electric Fields The force exerted on a charged particle is a manifestation of the existence of an electric field. The electric field defines the direction and magnitude of a force on a charged object. The field itself is invisible to the human eye, but can be drawn by constructing lines, which indicate the motion of a free positive charge within the field; the number of field lines in a particular region being used to indicate the relative strength of the field at the point in question. Figures 1.7 and 1.8 show the electric fields between charges of the same and opposite polarity, while Figure 1.9 shows the field that exists between two charged parallel plates. You will see more of this particular arrangement when we introduce capacitors.

www.newnespress.com

FIGURE 1.7: Electric field between two unlike electric charges

FIGURE 1.8: Electric field between two like electric charges (in this case both positive)

FIGURE 1.9: Electric field between two parallel plates

www.newnespress.com

The Fundamentals

21

1.1.16 Electric Field Strength The strength of an electric field (E) is proportional to the applied potential difference and inversely proportional to the distance between the two conductors. The electric field strength is given by: E ¼ V=d where E is the electric field strength (V/m), V is the applied potential difference (V) and d is the distance (m). Example 1.22 Two parallel conductors are separated by a distance of 25 mm. Determine the electric field strength if they are fed from a 600V DC supply. Solution The electric field strength will be given by: E ¼ V=d ¼ 600=25  10

3

¼ 24 kV=m

1.1.17 Permittivity The amount of charge produced on the two plates shown in Figure 1.9 for a given applied voltage will depend not only on the physical dimensions, but also on the insulating dielectric material that appears between the plates. Such materials need to have a very high value of resistivity (they must not conduct charge) coupled with an ability to withstand high voltages without breaking down. A more practical arrangement is shown in Figure 1.10. In this arrangement the ratio of charge, Q, to potential difference, V, is given by the relationship: Q eA ¼ V d where A is the surface area of the plates (in m), d is the separation (in m), and e is a constant for the dielectric material known as the absolute permittivity of the material (sometimes also referred to as the dielectric constant). The absolute permittivity of a dielectric material is the product of the permittivity of free space (e0) and the relative permittivity (er) of the material. Thus:

www.newnespress.com

22

Chapter 1

FIGURE 1.10: Parallel plates with an insulating dielectric material e ¼ e0  e

and

Q e0 er A ¼ V d

The dielectric strength of an insulating dielectric is the maximum electric field strength that can safely be applied to it before breakdown (conduction) occurs. Table 1.6 shows values of relative permittivity and dielectric strength for some common dielectric materials. Table 1.6: Properties of some common insulating dielectric materials Dielectric material

Relative permittivity (free space = 1)

Dielectric strength (kV/mm)

Vacuum, or free space

1

1

Air

1

3

Polythene

2.3

50

Paper

2.5 to 3.5

14

Polystyrene

2.5

25

Mica

4 to 7

160

Pyrex glass

4.5

13

Glass ceramic

5.9

40

Polyester

3.0 to 3.4

18

Porcelain

6.5

4

Titanium dioxide

100

6

Ceramics

5 to 1,000

2 to 10

www.newnespress.com

The Fundamentals

23

1.1.18 Electromagnetism When a current flows through a conductor, a magnetic field is produced in the vicinity of the conductor. The magnetic field is invisible, but its presence can be detected using a compass needle (which will deflect from its normal North-South position). If two current-carrying conductors are placed in the vicinity of one another, the fields will interact with one another and the conductors will experience a force of attraction or repulsion (depending upon the relative direction of the two currents).

1.1.19 Force Between Two Current-Carrying Conductors The mutual force that exists between two parallel current-carrying conductors will be proportional to the product of the currents in the two conductors and the length of the conductors but inversely proportional to their separation. Thus: F¼

k I1 I2 l d

where I1 and I2 are the currents in the two conductors (in amps), l is the parallel length of the conductors (in meters), d is the distance separating the two conductors (in meters), F is the force (in newtons), and k is a constant depending upon the medium in which the charges exist. In vacuum or “free space”, k¼

m0 2p

where m0 is a constant known as the permeability of free space (4p  10 10 7H/m).

7

or 12.57 

Combining the two previous equations gives: F¼

m0 I1 I2 l 2pd

or, F¼

4p  10 7 I1 I2 l 2pd

www.newnespress.com

24

Chapter 1

or, F¼

1.1.20

2  10 7 I1 I2 l Newtons d

Magnetic Fields

The field surrounding a straight current-carrying conductor is shown in Figure 1.11. The magnetic field defines the direction of motion of a free North Pole within the field. In the case of Figure 1.11, the lines of flux are concentric and the direction of the field determined by the direction of current flow) is given by the right-hand rule.

1.1.21

Magnetic Field Strength

The strength of a magnetic field is a measure of the density of the flux at any particular point. In the case of Figure 1.11, the field strength will be proportional to the applied current and inversely proportional to the perpendicular distance from the conductor. Thus: B¼

kI d

where B is the magnetic flux density (in tesla), I is the current (in amperes), d is the distance from the conductor (in meters), and k is a constant. Assuming that the medium is vacuum or ”free space,” the density of the magnetic flux will be given by: B¼

m0 I 2p d

where B is the flux density (in tesla), m0 is the permeability of free space (4p  10 7 or 12.57  10 7), I is the current (in amperes), and d is the distance from the center of the conductor (in meters). The flux density is also equal to the total flux divided by the area of the field. Thus: B ¼ F=A where F is the flux (in webers) and A is the area of the field (in square meters).

www.newnespress.com

The Fundamentals

25

FIGURE 1.11: Magnetic field surrounding a straight conductor

www.newnespress.com

26

Chapter 1

FIGURE 1.12: Forming a conductor into a loop increases the strength of the magnetic field in the center of the loop

In order to increase the strength of the field, a conductor may be shaped into a loop (Figure 1.12) or coiled to form a solenoid (Figure 1.13). Note, in the latter case, how the field pattern is exactly the same as that which surrounds a bar magnet. Example 1.23 Determine the flux density produced at a distance of 50 mm from a straight wire carrying a current of 20A. Solution Applying the formula B ¼ m0I/2p d gives: B¼

12:57  10 7  20 2  3:142  50  10

3

¼

251:4  10 314:2  10

from which: B ¼ 0:8  10 Thus, B ¼ 80  10

6

T or B ¼ 80 mT.

www.newnespress.com

4

tesla

7 3

The Fundamentals

27

FIGURE 1.13: The magnetic field surrounding a solenoid coil resembles that of a permanent magnet

Example 1.24 A flux density of 2.5 mT is developed in free space over an area of 20 cm2. Determine the total flux. Solution Rearranging the formula B ¼ F/A to make F the subject gives F ¼ B  A thus: F ¼ ð2:5  10 3 Þ  ð20  10 4 Þ ¼ 50  10 7 webers from which B ¼ 5 mWb

www.newnespress.com

28

1.22

Chapter 1

Magnetic Circuits

Materials such as iron and steel possess considerably enhanced magnetic properties. They are employed in applications where it is necessary to increase the flux density produced by an electric current. In effect, magnetic materials allow us to channel the electric flux into a “magnetic circuit,” as shown in Figure 1.14. In the circuit of Figure 1.14(B), the reluctance of the magnetic core is analogous to the resistance present in the electric circuit shown in Figure 1.14(A). We can make the following comparisons between the two types of circuit (see Table 1.7).

FIGURE 1.14: Comparison of electric and magnetic circuits

www.newnespress.com

The Fundamentals

29

Table 1.7: Comparison of electric and magnetic circuits Electric circuit Figure 1.14(A)

Magnetic circuit Figure 1.14(A)

Electromotive force, e.m.f. ¼ V

Magnetomotive force, m.m.f. ¼ N  I

Resistance ¼ R

Reluctance ¼ S

Current ¼ I

Flux ¼ F

e.m.f. ¼ current  resistance

m.m.f. ¼ flux  reluctance

V ¼ IR

NI¼SF

In practice, not all of the magnetic flux produced in a magnetic circuit will be concentrated within the core and some “leakage flux” will appear in the surrounding free space (as shown in Figure 1.15). Similarly, if a gap appears within the magnetic circuit, the flux will tend to spread out as shown in Figure 1.16. This effect is known as fringing.

FIGURE 1.15: Leakage flux in a magnetic circuit

www.newnespress.com

30

Chapter 1

FIGURE 1.16: Fringing of the magnetic flux at an air gap in a magnetic circuit

1.1.23

Reluctance and Permeability

The reluctance of a magnetic path is directly proportional to its length and inversely proportional to its area. The reluctance is also inversely proportional to the absolute permeability of the magnetic material. Thus: S¼

l mA

where S is the reluctance of the magnetic path, l is the length of the path (in meters), A is the cross-sectional area of the path (in square meters), and m is the absolute permeability of the magnetic material. The absolute permeability of a magnetic material is the product of the permeability of free space (m0) and the relative permeability of the magnetic medium (m0). Thus: m ¼ m0  m and S ¼

l m0 mr A

The permeability of a magnetic medium is a measure of its ability to support magnetic flux and it is equal to the ratio of flux density (B) to magnetizing force (H). Thus: m¼

B H

where B is the flux density (in tesla) and H is the magnetizing force (in ampere/meter). The magnetizing force (H) is proportional to the product of the number of turns and current but inversely proportional to the length of the magnetic path.

www.newnespress.com

The Fundamentals H¼

31

NI l

where H is the magnetizing force (in amperes/ meters), N is the number of turns, I is the current (in amperes), and l is the length of the magnetic path (in meters).

1.1.24 B-H Curves Figure 1.17 shows four typical B-H (flux density plotted against permeability) curves for some common magnetic materials. If you look carefully at these curves you will notice that they flatten off due to magnetic saturation and that the slope of the curve (indicating the value of m corresponding to a particular value of H) falls

FIGURE 1.17: B-H curves for three ferromagnetic materials

www.newnespress.com

32

Chapter 1

as the magnetizing force increases. This is important since it dictates the acceptable working range for a particular magnetic material when used in a magnetic circuit. Example 1.25 Estimate the relative permeability of cast steel (see Figure 1.18) at (a) a flux density of 0.6T, and (b) a flux density of 1.6T. Solution From Figure 1.18, the slope of the graph at any point gives the value of m at that point. We can easily find the slope by constructing a tangent at the point in question and then finding the ratio of vertical change to horizontal change.

FIGURE 1.18: B-H curve for a sample of cast steel

www.newnespress.com

The Fundamentals (a)

The slope of the graph at 0.6T is 0.6/800 ¼ 0.75  10

33

3

Since m ¼ m0  mr, mr ¼ m/m0 ¼ 0.75  10 3/12.57  10 7, thus mr ¼ 597 at 0.6T. (b)

The slope of the graph at 1.6T is 0.2/4,000 ¼ 0.05  10

Since m ¼ m0  mr, mr ¼ m/m0 ¼ 0.05  10

3

3

/ 12.57  10 7, thus mr ¼ 39.8 at 1.6T.

(This example clearly shows the effect of saturation on the permeability of a magnetic material!) Example 1.26 A coil of 800 turns is wound on a closed mild steel core having a length 600 mm and cross-sectional area 500 mm2. Determine the current required to establish a flux of 0.8 mWb in the core. Solution Now B ¼ F/A ¼ (0.8  10 3)/(500  10 6) ¼ 1.6T From Figure 1.17, a flux density of 1.6T will occur in mild steel when H ¼ 3,500 A/m. The current can now be determined by re-arranging H ¼ N I/l as follows: I¼

Hl 3; 500  0:6 ¼ ¼ 2:625A N 800

1.1.25 Circuit Diagrams Finally, and just in case you haven’t seen them before, we will end this section with a brief word about circuit diagrams. We are introducing the topic here because it’s quite important to be able to read and understand simple electronic circuit diagrams before you can make sense of some of the components and circuits that you will meet later on. Circuit diagrams use standard symbols and conventions to represent the components and wiring used in an electronic circuit. Visually, they bear very little relationship to the physical layout of a circuit but, instead, they provide us with a “theoretical” view of the circuit. In this section we show you how to find your way around simple circuit diagrams.

www.newnespress.com

34

Chapter 1

To be able to understand a circuit diagram you first need to be familiar with the symbols that are used to represent the components and devices. It’s important to be aware that there are a few (thankfully quite small) differences between the symbols used in circuit diagrams of American and European origin. As a general rule, the input to a circuit should be shown on the left of a circuit diagram and the output shown on the right. The supply (usually the most positive voltage) is normally shown at the top of the diagram and the common, 0V, or ground connection is normally shown at the bottom. This rule is not always obeyed, particularly for complex diagrams where many signals and supply voltages may be present. Note also that, in order to simplify a circuit diagram (and avoid having too many lines connected to the same point) multiple connections to common, 0V, or ground may be shown using the appropriate symbol. The same applies to supply connections that may be repeated (appropriately labeled) at various points in the diagram. A very simple circuit diagram (a simple resistance tester) is shown in Figure 1.20. This circuit may be a little daunting if you haven’t met a circuit like it before but you can still glean a great deal of information from the diagram even if you don’t know what the individual components do.

FIGURE 1.19: Various types of switches. From left to right: a mains rocker switch, an SPDT miniature toggle (changeover) switch, a DPDT side switch, an SPDT push-button (wired for use as an SPST push-button), a miniature PCB mounting DPDT push-button (with a latching action).

www.newnespress.com

The Fundamentals

35

FIGURE 1.20: A simple circuit diagram

www.newnespress.com

36

Chapter 1

The circuit uses two batteries, B1 (a 9V multi-cell battery) and B2 (a 1.5V single-cell battery). The two batteries are selected by means of a double-pole, double-throw (DPDT) switch. This allows the circuit to operate from either the 9V battery (B1) as shown in Figure 1.20(A) or from the 1.5V battery (B2) as shown in Figure 1.20(B) depending on the setting of S1. A variable resistor, VR1, is used to adjust the current supplied by whichever of the two batteries is currently selected. This current flows first through VR1, then through the milliammeter, and finally through the unknown resistor, RX. Notice how the meter terminals are labeled showing their polarity (the current flows into the positive terminal and out of the negative terminal). The circuit shown in Figure 1.20(C) uses a different type of switch but provides exactly the same function. In this circuit a single-pole, double-throw (SPDT) switch is used and the negative connections to the two batteries are “commoned” (i.e., connected directly together). Finally, Figure 1.20(D) shows how the circuit can be redrawn using a common “chassis” connection to provide the negative connection between RX and the two batteries. Electrically this circuit is identical to the one shown in Figure 1.20(C).

1.2 Passive Components This section introduces several of the most common types of electronic component, including resistors, capacitors and inductors. These are often referred to as passive components as they cannot, by themselves, generate voltage or current. An understanding of the characteristics and application of passive components is an essential prerequisite to understanding the operation of the circuits used in amplifiers, oscillators, filters and power supplies.

1.2.1

Resistors

The notion of resistance as opposition to current was discussed in the previous section. Conventional forms of resistor obey a straight line law when voltage is plotted against current (see Figure 1.21) and this allows us to use resistors as a means of converting current into a corresponding voltage drop, and vice versa (note that doubling the applied current will produce double the voltage drop, and so on). Therefore, resistors provide us with a means of controlling the currents and voltages present in electronic

www.newnespress.com

The Fundamentals

37

FIGURE 1.21: Voltage plotted against current for three different values of resistor circuits. They can also act as loads to simulate the presence of a circuit during testing (e.g., a suitably rated resistor can be used to replace a loudspeaker when an audio amplifier is being tested). The specifications for a resistor usually include the value of resistance expressed in ohms (O), kilohms (kO) or megohms (MO), the accuracy or tolerance (quoted as the maximum permissible percentage deviation from the marked value), and the power rating (which must be equal to, or greater than, the maximum expected power dissipation). Other practical considerations when selecting resistors for use in a particular application include temperature coefficient, noise performance, stability and ambient temperature range. Table 1.8 summarizes the properties of five of the most common types of resistor. Figure 1.22 shows a typical selection of fixed resistors with values from 15O to 4.7 kO.

1.2.2

Preferred Values

The value marked on the body of a resistor is not its exact resistance. Some minor variation in resistance value is inevitable due to production tolerance. For example, a resistor marked 100O and produced within a tolerance of 10% will have a value which falls within the range 90O to 110O. A similar component with a tolerance of 1% would have a value that falls within the range 99O to 101O. Thus, where accuracy is important it is essential to use close tolerance components.

www.newnespress.com

38

Resistor type Carbon film

Metal film

Metal oxide

Ceramic wirewound

Vitreous wirewound

Metal clad

Resistance range (O)

10 to 10M

1 to 1M

10 to 10 M

0.47 to 22k

0.1 to 22k

0.05 to 10k

Typical tolerance (%)

5

1

2

5

5

5

Power rating (W)

0.25 to 2

0.125 to 0.5

0.25 to 0.5

4 to 17

2 to 4

10 to 300

þ50 to þ100

þ250

þ250

þ75

þ50

Property

Temperature coefficient (ppm/ C)

250

Stability

Fair

Excellent

Excellent

Good

Good

Good

Noise performance

Fair

Excellent

Excellent

n.a.

n.a.

n.a.

Ambient temperature range ( C)

45 to þ125

45 to þ125

45 to þ125

45 to þ125

45 to þ125

Typical applications

GeneralPurpose

Amplifiers, test equipment, etc., requiring low-noise hightolerance components

Power supplies, loads, medium and high-power applications

55 to þ200 Very high power applications

Chapter 1

www.newnespress.com

Table 1.8: Characteristics of common types of resistors

The Fundamentals

39

FIGURE 1.22: A selection of resistors including high-power metal clad, ceramic wirewound, carbon and metal film types with values ranging from 15V to 4.7 kV

Resistors are available in several series of fixed-decade values, the number of values provided with each series being governed by the tolerance involved. In order to cover the full range of resistance values using resistors having a 20% tolerance it will be necessary to provide six basic values (known as the E6 series). More values will be required in the series, which offers a tolerance of 10%, and consequently, the E12 series provides twelve basic values. The E24 series for resistors of 5% tolerance provides no fewer than 24 basic values and, as with the E6 and E12 series, decade multiples (i.e., 1, 10, 100, 1 k, 10 k, 100k and 1M) of the basic series. Figure 1.23 shows the relationship between the E6, E12 and E24 series.

1.2.3

Power Ratings

Resistor power ratings are related to operating temperatures and resistors should be derated at high temperatures. Where reliability is important resistors should be operated at well below their nominal maximum power dissipation. Example 1.27 A resistor has a marked value of 220O. Determine the tolerance of the resistor if it has a measured value of 207O.

www.newnespress.com

40

Chapter 1

FIGURE 1.23: The E6, E12, and E24 series Solution The difference between the marked and measured values of resistance (the error) is (220O 207O) ¼ 13O. The tolerance is given by: Tolerance ¼

error  100% marked value

The tolerance is thus, (13/220)  100 ¼ 5.9%.

www.newnespress.com

The Fundamentals

41

Example 1.28 A 9V power supply is to be tested with a 39O load resistor. If the resistor has a tolerance of 10% find: (a)

the nominal current taken from the supply;

(b)

the maximum and minimum values of supply current at either end of the tolerance range for the resistor.

Solution (a)

If a resistor of exactly 39O is used the current will be: I ¼ V=R ¼ 9V=39O ¼ 231 mA

(b)

The lowest value of resistance would be (39O current would be:

3.9O) ¼ 35.1O. In which case the

I ¼ V=R ¼ 9V=35:1O ¼ 256:4 mA At the other extreme, the highest value would be (39O þ 3.9 O) ¼ 42.9O. In this case, the current would be: I ¼ V=R ¼ 9V=42:9O ¼ 209:8 mA The maximum and minimum values of supply current will thus be 256.4 mA and 209.8 mA, respectively. Example 1.29 A current of 100 mA (20%) is to be drawn from a 28V DC supply. What value and type of resistor should be used in this application? Solution The value of resistance required must first be calculated using Ohm’s Law: R ¼ V=I ¼ 28V=100 mA ¼ 280O The nearest preferred value from the E12 series is 270O (which will actually produce a current of 103.7 mA (i.e., within 4% > of the desired value). If a resistor

www.newnespress.com

42

Chapter 1

of 10% tolerance is used, current will be within the range 94 mA to 115 mA (well within the 20% accuracy specified). The power dissipated in the resistor (calculated using P ¼ IV) will be 2.9W and thus a component rated at 3W (or more) will be required. This would normally be a vitreous enamel coated wirewound resistor (see Table 1.8).

1.2.4

Resistor Markings

Carbon and metal oxide resistors are normally marked with color codes which indicate their value and tolerance. Two methods of color-coding are in common use; one involves four colored bands (see Figure 1.24), while the other uses five color bands (see Figure 1.25).

FIGURE 1.24: Four-band resistor color code

www.newnespress.com

The Fundamentals

43

FIGURE 1.25: Five band resistor color code

Example 1.30 A resistor is marked with the following colored stripes: brown, black, red, silver. What is its value and tolerance? Solution See Figure 1.26. Example 1.31 A resistor is marked with the following colored stripes: red, violet, orange, gold. What is its value and tolerance? Solution See Figure 1.27.

www.newnespress.com

44

Chapter 1

FIGURE 1.26: See Example 1.30

FIGURE 1.27: See Example 1.31

www.newnespress.com

The Fundamentals

45

Example 1.32 A resistor is marked with the following colored stripes: green, blue, black, gold. What is its value and tolerance? Solution See Figure 1.28. Example 1.33 A resistor is marked with the following colored stripes: red, green, black, black, brown. What is its value and tolerance? Solution See Figure 1.29.

FIGURE 1.28: See Example 1.32

www.newnespress.com

46

Chapter 1

FIGURE 1.29: See Example 1.33

Example 1.34 A 2.2 kO of 2% tolerance is required. What four-band color code does this correspond to? Solution Red (2), red (2), red (2 zeros), red (2% tolerance). Thus, all four bands should be red.

1.2.5

BS 1852 Coding

Some types of resistor have markings based on a system of coding defined in BS 1852. This system involves marking the position of the decimal point with a letter to indicate the multiplier concerned as shown in Table 1.9. A further letter is then appended to indicate the tolerance as shown in Table 1.10.

www.newnespress.com

The Fundamentals

47

Table 1.9: BS 1852 resistor multiplier markings Letter

Multiplier

R

1

K

1,000

M

1,000,000

Table 1.10: BS 1852 resistor tolerance markings Letter

Multiplier

F

1%

G

2%

J

5%

K

10%

M

20%

Example 1.35 A resistor is marked coded with the legend 4R7K. What is its value and tolerance? Solution 4.7O  10% Example 1.36 A resistor is marked coded with the legend 330RG. What is its value and tolerance? Solution 330O  2% Example 1.37 A resistor is marked coded with the legend R22M. What is its value and tolerance? Solution 0.22O  20%

www.newnespress.com

48

1.2.6

Chapter 1

Series and Parallel Combinations of Resistors

In order to obtain a particular value of resistance, fixed resistors may be arranged in either series or parallel as shown in Figures 1.30 and 1.31. The effective resistance of each of the series circuits shown in Figure 1.30 is simply equal to the sum of the individual resistances. So, for the circuit shown in Figure 1.30(A): R ¼ R1 þ R2 while for Figure 1.30(B): R ¼ R1 þ R2 þ R3 Turning to the parallel resistors shown in Figure 1.31, the reciprocal of the effective resistance of each circuit is equal to the sum of the reciprocals of the individual resistances. Hence, for Figure 1.31(A): 1 1 1 ¼ þ R R1 R2 while for Figure 1.32(B): 1 1 1 1 ¼ þ þ R R1 R2 R3 In the former case, the formula can be more conveniently rearranged as follows: R¼

R1  R2 R1 þ R2

You can remember this as the product of the two resistance values divided by the sum of the two resistance values.

Example 1.38 Resistors of 22O, 47O, and 33O are connected (a) in series and (b) in parallel. Determine the effective resistance in each case.

www.newnespress.com

The Fundamentals

49

FIGURE 1.30: Resistors in series

FIGURE 1.31: Resistors in parallel Solution (a)

In the series circuit R ¼ R1 þ R2 þ R3, thus R ¼ 22O þ 47O þ 33O ¼ 102O

(b)

In the parallel circuit: 1 1 1 1 þ þ ¼ R R1 R2 R3

Thus, 1 1 1 1 ¼ þ þ R 22O 47O 33O Or, 1 ¼ 0:045 þ 0:021 þ 0:03 R

www.newnespress.com

50

Chapter 1

from which, 1 ¼ 0:096 ¼ 10:42O R Example 1.39 Determine the effective resistance of the circuit shown in Figure 1.32. Solution The circuit can be progressively simplified as shown in Figure 1.33. The stages in this simplification are: (a) R3 and R4 are in series and they can replaced by a single resistance (RA) of (12O þ 27O) ¼ 39O. (b)

RA appears in parallel with R2. These two resistors can be replaced by a single resistance (RB) of (39O þ 47O)/(39O þ 47O) ¼ 21.3O.

(c) RB appears in series with R1. These two resistors can be replaced by a single resistance (R) of (21.3O þ 4.7O) ¼ 26O.

FIGURE 1.32: See Example 1.39

FIGURE 1.33: See Example 1.39

www.newnespress.com

The Fundamentals

51

Example 1.40 A resistance of 50O rated at 2W is required. What parallel combination of preferred value resistors will satisfy this requirement? What power rating should each resistor have? Solution Two 100O resistors may be wired in parallel to provide a resistance of 50O as shown below: R¼

R1  R2 100  100 10; 000 ¼ ¼ 50O ¼ 100 þ 100 200 R1 þ R2

Note, from this, that when two resistors of the same value are connected in parallel the resulting resistance will be half that of a single resistor. Having shown that two 100O resistors connected in parallel will provide us with a resistance of 50O we now need to consider the power rating. Since the resistors are identical, the applied power will be shared equally between them. Hence, each resistor should have a power rating of 1W.

1.2.7

Resistance and Temperature

Figure 1.34 shows how the resistance of a metal conductor (e.g., copper) varies with temperature. Since the resistance of the material increases with temperature, this characteristic is said to exhibit a positive temperature coefficient (PTC). Not all materials have a PTC characteristic. The resistance of a carbon conductor falls with temperature and it is therefore said to exhibit a negative temperature coefficient (NTC). The resistance of a conductor at a temperature, t, is given by the equation: Rt ¼ R0 ð1 þ a t þ b t2 þ g t3 . . . Þ where a, b, g, etc. are constants and R0 is the resistance at 0 C. The coefficients, b, g, etc. are quite small and since we are normally only dealing with a relatively restricted temperature range (e.g., 0  C to 100  C), we can usually

www.newnespress.com

52

Chapter 1

approximate the characteristic shown in Figure 1.34 to the straight line law shown in Figure 1.35. In this case, the equation simplifies to: Rt ¼ R0 ð1 þ a tÞ where a is known as the temperature coefficient of resistance. Table 1.11 shows some typical values for a (note that a is expressed in O/O/ C or just / C). Example 1.41 A resistor has a temperature coefficient of 0.001/ C. If the resistor has a resistance of 1.5 kO at 0  C, determine its resistance at 80  C.

FIGURE 1.34: Variation of resistance with temperature for a metal conductor

FIGURE 1.35: Straight line approximation of Figure 1.34

www.newnespress.com

The Fundamentals

53

Solution Now: Rt ¼ R0 ð1 þ a tÞ thus, Rt ¼ 1:5 kO  ð1 þ ð0:001  80ÞÞ Hence, Rt ¼ 1:5  1:08 ¼ 1:62 kO Example 1.42 A resistor has a temperature coefficient of 0.0005/ C. If the resistor has a resistance of 680O at 20  C, what will its resistance be at 80  C?

Solution First we must find the resistance at 0 C. Rearranging the formula for Rt gives: R0 ¼

Rt 680 680 ¼ ¼ 1 þ at 1 þ ð0:0005  20Þ 1 þ 0:01

Hence, R0 ¼

680 ¼ 673:3O 1 þ 0:01

Now, Rt ¼ R0 ð1 þ a tÞ thus, R90 ¼ 673:3  ð1 þ ð0:0005  90ÞÞ Hence, R90 ¼ 673:3  1:045 ¼ 704O

www.newnespress.com

54

Chapter 1

Example 1.43 A resistor has a resistance of 40O at 0 C and 44O at 100 C. Determine the resistor’s temperature coefficient. Solution First we need to make a the subject of the formula: Rt ¼ R0 ð1 þ a tÞ Now,  1 Rt a¼ t Ro

1



 1 44 ¼ 100 40

1



from which, a¼

1 ð1:1 100

1Þ ¼

1  0:1 ¼ 0:001= C 100

Table 1.11: Temperature coefficient of resistance Material Platinum

þ0.0034

Silver

þ0.0038

Copper

þ0.0043

Iron

þ0.0065

Carbon

1.2.8

Temperature coefficient of resistance, a (/˚C)

0.0005

Thermistors

With conventional resistors we would normally require resistance to remain the same over a wide range of temperatures (i.e., a should be zero). On the other hand, there are applications in which we could use the effect of varying resistance to detect a temperature change. Components that allow us to do this are known as thermistors.

www.newnespress.com

The Fundamentals

55

The resistance of a thermistor changes markedly with temperature and these components are widely used in temperature sensing and temperature compensating applications. Two basic types of thermistor are available, NTC and PTC (see Figure 1.36).

FIGURE 1.36: Characteristics of (A) NTC and (B) PTC thermistors

Typical NTC thermistors have resistances that vary from a few hundred (or thousand) ohms at 25  C to a few tens (or hundreds) of ohms at 100  C. PTC thermistors, on the other hand, usually have a resistance-temperature characteristic that remains substantially flat (typically at around 100O) over the range 0  C to around 75  C.

www.newnespress.com

56

Chapter 1

Above this, and at a critical temperature (usually in the range 80  C to 120  C) their resistance rises very rapidly to values of up to, and beyond, 10 kO (see Figure 1.36). A typical application of PTC thermistors is over-current protection. Provided the current passing through the thermistor remains below the threshold current, the effects of self-heating will remain negligible and the resistance of the thermistor will remain low (i.e., approximately the same as the resistance quoted at 25  C). Under fault conditions, the current exceeds the threshold value by a considerable margin and the thermistor starts to self-heat. The resistance then increases rapidly and, as a consequence, the current falls to the rest value. Typical values of threshold and rest currents are 200 mA and 8 mA, respectively, for a device which exhibits a nominal resistance of 25O at 25  C.

1.2.9

Light-Dependent Resistors

Light-dependent resistors (LDR) use a semiconductor material (i.e., a material that is neither a conductor nor an insulator) whose electrical characteristics vary according to the amount of incident light. The two semiconductor materials used for the manufacture of LDRs are cadmium sulphide (CdS) and cadmium selenide (CdSe). These materials are most sensitive to light in the visible spectrum, peaking at about 0.6 mm for CdS and 0.75 mm for CdSe. A typical CdS LDR exhibits a resistance of around 1 MO in complete darkness and less than 1 kO when placed under a bright light source (see Figure 1.37).

FIGURE 1.37: Characteristic of a light-dependent resistor (LDR)

www.newnespress.com

The Fundamentals

57

1.2.10 Voltage Dependent Resistors The resistance of a voltage dependent resistor (VDR) falls very rapidly when the voltage across it exceeds a nominal value in either direction (see Figure 1.38). In normal operation, the current flowing in a VDR is negligible; however, when the resistance falls, the current will become appreciable and a significant amount of energy will be absorbed. VDRs are used as a means of “clamping” the voltage in a circuit to a predetermined level. When connected across the supply rails to a circuit (either AC or DC) they are able to offer a measure of protection against voltage surges.

FIGURE 1.38: Characteristic of a voltage dependent resistor (VDR)

1.2.11 Variable Resistors Variable resistors are available in several forms including those which use carbon tracks and those which use a wirewound resistance element. In either case, a moving slider makes contact with the resistance element. Most variable resistors have three (rather than two) terminals and as such are more correctly known as potentiometers. Carbon potentiometers are available with linear or semi-logarithmic law tracks (see Figure 1.39) and in rotary or slider formats. Ganged controls, in which several potentiometers are linked together by a common control shaft, are also available. Figure 1.40 shows a selection of variable resistors. You will also encounter various forms of preset resistors that are used to make occasional adjustments (e.g., for calibration). Various forms of preset resistor are commonly used including open carbon track skeleton presets and fully encapsulated carbon and multiturn cermet types, as shown in Figure 1.41.

www.newnespress.com

58

Chapter 1

FIGURE 1.39: Characteristics for linear and semi-logarithmic law variable resistors

FIGURE 1.40: A selection of common types of carbon and wirewound variable resistors/potentiometers

FIGURE 1.41: A selection of common types of standard and miniature preset resistors/potentiometers

www.newnespress.com

The Fundamentals

59

1.2.12 Capacitors A capacitor is a device for storing electric charge. In effect, it is a reservoir into which charge can be deposited and then later extracted. Typical applications include reservoir and smoothing capacitors for use in power supplies, coupling AC signals between the stages of amplifiers, and decoupling supply rails (i.e., effectively grounding the supply rails as far as AC signals are concerned). A capacitor can consist of nothing more than two parallel metal plates as shown in Figure 1.10. To understand what happens when a capacitor is being charged and discharged take a look at Figure 1.42. If the switch is left open (position A), no charge will appear on the plates and in this condition there will be no electric field in the space between the plates nor will there be any charge stored in the capacitor. When the switch is moved to position B, electrons will be attracted from the positive plate to the positive terminal of the battery. At the same time, a similar number of electrons will move from the negative terminal of the battery to the negative plate. This sudden movement of electrons will manifest itself in a momentary surge of current (conventional current will flow from the positive terminal of the battery toward the positive terminal of the capacitor). Eventually, enough electrons will have moved to make the e.m.f. between the plates the same as that of the battery. In this state, the capacitor is said to be fully charged and an electric field will be present in the space between the two plates. If at some later time the switch is moved back to position A, the positive plate will be left with a deficiency of electrons while the negative plate will be left with a surplus of electrons. Furthermore, since there is no path for current to flow between the two plates the capacitor will remain charged and a potential difference will be maintained between the plates. Now assume that the switch is moved to position C. The excess electrons on the negative plate will flow through the resistor to the positive plate until a neutral state once again exists (i.e., until there is no excess charge on either plate). In this state the capacitor is said to be fully discharged and the electric field between the plates will rapidly collapse. The movement of electrons during the discharging of the capacitor will again result in a momentary surge of current (current will flow from the positive terminal of the capacitor and into the resistor). Figure 1.43 shows the direction of current flow in the circuit of Figure 1.42 during charging (switch in position B) and discharging (switch in position C). It should be

www.newnespress.com

60

Chapter 1

FIGURE 1.42: Capacitor charging and discharging

www.newnespress.com

The Fundamentals

61

FIGURE 1.43: Current flow during charging and discharging

noted that current flows momentarily in both circuits even though you may think that the circuit is broken by the gap between the capacitor plates!

1.2.13 Capacitance The unit of capacitance is the farad (F). A capacitor is said to have a capacitance of 1F if a current of 1A flows in it when a voltage changing at the rate of 1 V/s is applied to it. The current flowing in a capacitor will thus be proportional to the product of the capacitance, C, and the rate of change of applied voltage. Hence: i ¼ C  ðrate of change of voltageÞ Note that we’ve used a small i to represent the current flowing in the capacitor. We’ve done this because the current is changing and doesn’t remain constant.

www.newnespress.com

62

Chapter 1

The rate of change of voltage is often represented by the expression dv/dt where dv represents a very small change in voltage and dt represents the corresponding small change in time. Expressing this mathematically gives: i¼C

dV dt

Example 1.44 A voltage is changing at a uniform rate from 10V to 50V in a period of 0.1s. If this voltage is applied to a capacitor of 22 mF, determine the current that will flow. Solution Now the current flowing will be given by: i ¼ C  ðrate of change of voltageÞ Thus,   change in voltage i¼C ¼ 22  10 change in time

6



 50 10  0:1

From which, i ¼ 22  10

6





40 0:1



¼ 22  10

6

 400

so, i ¼ 8:8  10

1.2.14

3

¼ 8:8 mA

Charge, Capacitance and Voltage

The charge or quantity of electricity that can be stored in the electric field between the capacitor plates is proportional to the applied voltage and the capacitance of the capacitor. Thus: Q ¼ CV where Q is the charge (in coulombs), C is the capacitance (in farads), and V is the potential difference (in volts).

www.newnespress.com

The Fundamentals

63

Example 1.45 A 10 mF capacitor is charged to a potential of 250V. Determine the charge stored. Solution The charge stored will be given by: Q ¼ CV ¼ 10  10

6

 250 ¼ 2:5 mC

1.2.15 Energy storage The energy stored in a capacitor is proportional to the product of the capacitance and the square of the potential difference. Thus: W ¼ ½C V 2 where W is the energy (in joules), C is the capacitance (in farads), and V is the potential difference (in volts). Example 1.46 A capacitor of 47 mF is required to store 4J of energy. Determine the potential difference that must be applied to the capacitor. Solution The foregoing formula can be rearranged to make V the subject as follows: rffiffiffiffiffiffiffiffiffiffi rffiffiffiffiffiffi rffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi E 2E 24 V¼ ¼ ¼ 0:5C C 47  10 6 from which, rffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi 8 ¼ 0:170  106 ¼ 0:412  103 ¼ 412V V¼ 47  10 6

1.2.16 Capacitance and Physical Dimensions The capacitance of a capacitor depends upon the physical dimensions of the capacitor (i.e., the size of the plates and the separation between them) and the

www.newnespress.com

64

Chapter 1

dielectric material between the plates. The capacitance of a conventional parallel plate capacitor is given by: e0 er A C¼ d where C is the capacitance (in farads), e0 is the permittivity of free space, er is the relative permittivity of the dielectric medium between the plates), and d is the separation between the plates (in meters).

Example 1.47 A capacitor of 1 nF is required. If a dielectric material of thickness 0.1 mm and relative permittivity 5.4 is available, determine the required plate area.

Solution Rearranging the formula: C¼

e0 er A d

to make A the subject gives: A¼

Cd 1  10 9  0:1  10 3 ¼ e0 er 8:854  10 12  5:4

from which: A¼

0:1  10 12 47:8116  10 12

thus, A ¼ 0:00209 m2

or 20:9 cm2

In order to increase the capacitance of a capacitor, many practical components employ multiple plates (see Figure 1.44). The capacitance is then given by:

www.newnespress.com

The Fundamentals

65

FIGURE 1.44: A multi-plate capacitor e0 er ðn 1Þ A d



where C is the capacitance (in farads), e0 is the permittivity of free space, er is the relative permittivity of the dielectric medium between the plates), and d is the separation between the plates (in meters) and n is the total number of plates. Example 1.48 A capacitor consists of six plates each of area 20 cm2 separated by a dielectric of relative permittivity 4.5 and thickness 0.2 mm. Determine the value of capacitance. Solution Using: e0 er ðn 1Þ A d

C¼ gives: C¼

8:854  10

12

 4:5  ð6 0:2  10

3

1Þ  20  10

4

from which, C¼

3; 984:3  10 0:2  10 3

16

¼ 19:921  10

13

¼ 190  10

12

Thus, C ¼ 190  10

12

F

or 1:992 nF

www.newnespress.com

66

1.2.17

Chapter 1

Capacitor Specifications

The specifications for a capacitor usually include the value of capacitance (expressed in microfarads, nanofarads or picofarads), the voltage rating (i.e., the maximum voltage which can be continuously applied to the capacitor under a given set of conditions), and the accuracy or tolerance (quoted as the maximum permissible percentage deviation from the marked value). Other practical considerations when selecting capacitors for use in a particular application include temperature coefficient, leakage current, stability and ambient temperature range. Table 1.12 summarizes the properties of five of the most common types of capacitor. Note that electrolytic capacitors require the application of a polarizing voltage in order to the chemical action on which they depend for their operation.

Table 1.12: Characteristics of common types of capacitor Capacitor type Property

Ceramic

Electrolytic

Polyester

Mica

Polystyrene

Capacitance range (F)

2.2p to 100n

100n to 10m

10n to 2.2m

0.47 to 22k

10p to 22n

Typical tolerance (%)

10 and 20

10 to þ50

10

1

5

Typical voltage rating (W)

50V to 200V

6.3V to 400V

100V to 400V

350V

100V

Temperature coefficient (ppm/ C)

þ100 to 4700

þ1000 typical

þ100 to þ200

þ50

þ250

Stability

Fair

Poor

Good

Excellent

Good

Ambient temperature range ( C)

85 to þ85

40 to þ80

40 to þ100

40 to þ125

40 to þ100

Typical applications

High-frequency and low-cost

Smoothing and decoupling

GeneralPurpose

Tuned circuits and oscillators

GeneralPurpose

www.newnespress.com

The Fundamentals

67

The polarizing voltages used for electrolytic capacitors can range from as little as 1V to several hundred volts depending upon the working voltage rating for the component in question. Figure 1.45 shows some typical nonelectrolytic capacitors (including polyester, polystyrene, ceramic and mica types), while Figure 1.46 shows a selection of electrolytic (polarized) capacitors. An air-spaced variable capacitor is shown later in Figure 1.54.

FIGURE 1.45: A typical selection of nonelectrolytic capacitors (including polyester, polystyrene, ceramic and mica types) with values ranging from 10 pF to 470 nF and working voltages from 50V to 250V

FIGURE 1.46: A typical selection of electrolytic (polarized) capacitors with values ranging from 1 mF to 470 mF and working voltages from 10V to 63V

www.newnespress.com

68

Chapter 1

1.2.18

Capacitor Markings

The vast majority of capacitors employ written markings which indicate their values, working voltages, and tolerance. The most usual method of marking resin dipped polyester (and other) types of capacitor involves quoting the value (mF, nF or pF), the tolerance (often either 10% or 20%), and the working voltage (often using _ and  to indicate DC and AC, respectively). Several manufacturers use two separate lines for their capacitor markings and these have the following meanings: First line:

capacitance (pF or mF) and tolerance (K ¼ 10%, M ¼ 20%)

Second line:

rated DC voltage and code for the dielectric material

A three-digit code is commonly used to mark monolithic ceramic capacitors. The first two digits of this code correspond to the first two digits of the value, while the third digit is a multiplier which gives the number of zeros to be added to give the value in picofarads. Other capacitors may use a color code similar to that used for marking resistor values (see Figure 1.48).

FIGURE 1.47: Examples of capacitor markings

www.newnespress.com

The Fundamentals

69

FIGURE 1.48: Capacitor color code

Example 1.49 A monolithic ceramic capacitor is marked with the legend “103K”. What is its value? Solution The value (pF) will be given by the first two digits (10) followed by the number of zeros indicated by the third digit (3). The value of the capacitor is thus 10,000 pF or 10 nF. The final letter (K) indicates that the capacitor has a tolerance of 10%.

www.newnespress.com

70

Chapter 1

FIGURE 1.49: See Example 1.50 Example 1.50 A tubular capacitor is marked with the following colored stripes: brown, green, brown, red, brown. What is its value, tolerance, and working voltage? Solution See Figure 1.49.

1.2.19

Series and Parallel Combination of Capacitors

In order to obtain a particular value of capacitance, fixed capacitors may be arranged in either series or parallel (Figures 1.50 and 1.51). The reciprocal of the effective capacitance of each of the series circuits shown in Figure 1.50 is equal to the sum of the reciprocals of the individual capacitances. Hence, for Figure 1.50(A): 1 1 1 ¼ þ C C1 C2 while for Figure 1.50(B): 1 1 1 1 ¼ þ þ C C1 C2 C3

www.newnespress.com

The Fundamentals

71

FIGURE 1.50: Capacitors in series

FIGURE 1.51: Capacitors in parallel

In the former case, the formula can be more conveniently rearranged as follows: C¼

C1  C2 C1 þ C2

You can remember this as the product of the two capacitor values divided by the sum of the two values—just as you did for two resistors in parallel. For a parallel arrangement of capacitors, the effective capacitance of the circuit is simply equal to the sum of the individual capacitances. Hence, for Figure 1.51(A): C ¼ C1 þ C2

www.newnespress.com

72

Chapter 1

while for Figure 1.51(B): C ¼ C1 þ C2 þ C3 Example 1.51 Determine the effective capacitance of the circuit shown in Figure 1.52. Solution The circuit of Figure 1.52 can be progressively simplified as shown in Figure 1.53. The stages in this simplification are: (a) C1 and C2 are in parallel and they can be replaced by a single capacitor (CA) of (2 nF þ 4 nF) ¼ 6 nF. (b)

CA appears in series with C3. These two resistors can be replaced by a single capacitor (CB) of (6 nF  2 nF)/(6 nF þ 2 nF) ¼ 1.5 nF.

(c) CB appears in parallel with C4. These two capacitors can be replaced by a single capacitance (C) of (1.5 nF þ 4 nF) ¼ 5.5 nF.

FIGURE 1.52: See Example 1.51

Example 1.52 A capacitance of 50 mF (rated at 100V) is required. What series combination of preferred value capacitors will satisfy this requirement? What voltage rating should each capacitor have?

www.newnespress.com

The Fundamentals

73

Solution Two 100 mF capacitors wired in series will provide a capacitance of 50 mF, as follows: C¼

C1  C2 100  100 10; 000 ¼ ¼ ¼ 50 mF 100 þ 100 200 C1 þ C2

FIGURE 1.53: See Example 1.51 Since the capacitors are of equal value, the applied DC potential will be shared equally between them. Thus each capacitor should be rated at 50V. Note that, in a practical circuit, we could take steps to ensure that the DC voltage was shared equally between the two capacitors by wiring equal, high-value (e.g., 100 kO) resistors across each capacitor.

1.2.20 Variable Capacitors By moving one set of plates relative to the other, a capacitor can be made variable. The dielectric material used in a variable capacitor can be either air (see Figure 1.54) or plastic (the latter tend to be more compact). Typical values for variable capacitors tend to range from about 25 pF to 500 pF. These components are commonly used for tuning radio receivers.

www.newnespress.com

74

Chapter 1

FIGURE 1.54: An air-spaced variable capacitor. This component (used for tuning an AM radio) has two separate variable capacitors (each of 500 pF maximum) operated from a common control shaft.

1.2.21

Inductors

Inductors provide us with a means of storing electrical energy in the form of a magnetic field. Typical applications include chokes, filters and (in conjunction with one or more capacitors) frequency selective circuits. The electrical characteristics of an inductor are determined by a number of factors including the material of the core (if any), the number of turns, and the physical dimensions of the coil. Figure 1.55 shows the construction of a typical toroidal inductor wound on a ferrite (high permeability) core. In practice every coil comprises both inductance (L) and a small resistance (R). The circuit of Figure 1.56 shows these as two discrete components. In reality the inductance and the resistance (we often refer to this as a loss resistance because it’s something that

www.newnespress.com

The Fundamentals

75

we don’t actually want) are both distributed throughout the component but it is convenient to treat the inductance and resistance as separate components in the analysis of the circuit.

FIGURE 1.55: A practical coil contains inductance and resistance

FIGURE 1.56: A practical coil contains inductance and a small amount of series loss resistance To understand what happens when a changing current flows through an inductor, take a look at the circuit shown in Figure 1.57(A). If the switch is left open, no current will flow and no magnetic flux will be produced by the inductor. If the switch is closed, as shown in Figure 1.57(B), current will begin to flow as energy is taken from the supply in order to establish the magnetic field. However, the change in magnetic flux resulting from the appearance of current creates a voltage (an induced e.m.f.) across the coil which opposes the applied e.m.f. from the battery.

www.newnespress.com

76

Chapter 1

FIGURE 1.57: Flux and e.m.f. generated when a changing current is applied to an inductor

www.newnespress.com

The Fundamentals

77

The induced e.m.f. results from the changing flux and it effectively prevents an instantaneous rise in current in the circuit. Instead, the current increases slowly to a maximum at a rate which depends upon the ratio of inductance (L) to resistance (R) present in the circuit. After a while, a steady-state condition will be reached in which the voltage across the inductor will have decayed to zero and the current will have reached a maximum value determined by the ratio of V to R (i.e., Ohm’s Law). This is shown in Figure 1.57(C). If, after this steady-state condition has been achieved, the switch is opened, as shown in Figure 1.57(D), the magnetic field will suddenly collapse and the energy will be returned to the circuit in the form of an induced back e.m.f., which will appear across the coil as the field collapses. For large values of magnetic flux and inductance this back e.m.f. can be extremely large!

1.2.22 Inductance Inductance is the property of a coil which gives rise to the opposition to a change in the value of current flowing in it. Any change in the current applied to a coil/inductor will result in an induced voltage appearing across it. The unit of inductance is the henry (H) and a coil is said to have an inductance of 1H if a voltage of 1V is induced across it when a current changing at the rate of 1 A/s is flowing in it. The voltage induced across the terminals of an inductor will thus be proportional to the product of the inductance (L) and the rate of change of applied current. Hence: e ¼

L  ðrate of change of currentÞ

Note that the minus sign indicates the polarity of the voltage, i.e., opposition to the change. The rate of change of current is often represented by the expression di/dt where di represents a very small change in current and dt represents the corresponding small change in time. Using mathematical notation to write this we arrive at: e ¼

L

di dt

You might like to compare this with the similar relationship that we obtained for the current flowing in a capacitor shown in Section 1.2.13.

www.newnespress.com

78

Chapter 1

Example 1.53 A current increases at a uniform rate from 2A to 6A in a period of 250 ms. If this current is applied to an inductor of 600 mH, determine the voltage induced.

Solution Now the induced voltage will be given by: e¼

L  ðrate of change of currentÞ

Thus, e ¼

  change in current L ¼ change in time

60  10

3



6 2  250  10

3



From which, e ¼

600  10

3



 4  ¼ 0:25

0:6  10

3

 16

so, e ¼

9:6V

1.2.23 Energy Storage The energy stored in an inductor is proportional to the product of the inductance and the square of the current flowing in it. Thus: W ¼ ½ L I2 where W is the energy (in joules), L is the capacitance (in henries), and I is the current flowing in the inductor (in amps).

Example 1.54 An inductor of 20 mH is required to store 2.5J of energy. Determine the current that must be applied.

www.newnespress.com

The Fundamentals

79

Solution The foregoing formula can be rearranged to make I the subject as follows: rffiffiffiffiffiffiffiffiffi rffiffiffiffiffiffi rffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi E 2E 2  2:5 ¼ ¼ I¼ 0:5L L 20  10 3 From which rffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi pffiffiffiffiffiffiffiffi 5 3 I¼ ¼ 250 ¼ 15:81A ¼ 0:25  10 20  10 3

1.2.24 Inductance and Physical Dimensions The inductance of an inductor depends upon the physical dimensions of the inductor (e.g., the length and diameter of the winding), the number of turns, and the permeability of the material of the core. The inductance of an inductor is given by: L¼

m0 mr n2 A l

where L is the inductance (in henries), m0 is the permeability of free space, mr is the relative permeability of the magnetic core, l is the mean length of the core (in meters), and A is the cross-sectional area of the core (in square meters). Example 1.55 An inductor of 100 mH is required. If a closed magnetic core of length 20 cm, cross-sectional area 15 cm2 and relative permeability 500 is available, determine the number of turns required. Solution First we must rearrange the formula: L¼

m0 mr n2 A l

in order to make n the subject: sffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi sffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi Ll 100  10 3  20  10 2 ¼ n¼ m0 mr n2 A 12:57  10 7  500  15  10 4

www.newnespress.com

80

Chapter 1

From which: sffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi 2  10 2 ¼ 21; 215 ¼ 146 n¼ 11 94; 275  10 Hence, the inductor requires 146 turns of wire.

1.2.25

Inductor Specifications

Inductor specifications normally include the value of inductance (expressed in henries, millihenries or microhenries), the current rating (i.e., the maximum current which can be continuously applied to the inductor under a given set of conditions), and the accuracy or tolerance (quoted as the maximum permissible percentage deviation from the marked value). Other considerations may include the temperature coefficient of the inductance (usually expressed in parts per million, p.p.m., per unit temperature change), the stability of the inductor, the DC resistance of the coil windings (ideally zero), the Q-factor (quality factor) of the coil, and the recommended working frequency range. Table 1.13 Table 1.13: Characteristics of common types of inductor Inductor type Property

Air cored

Ferrite cored

Ferrite pot cored

Iron cored

Core material

Air

Ferrite rod

Ferrite pot

Laminated steel

Inductance range (H)

50n to 100m

10m to 1m

1m to 100m

20m to 20

Typical DC resistance (O)

0.05 to 5

0.1 to 10

5 to 100

10 to 200

Typical tolerance (%)

5

10

10

20

Typical Q-factor

60

80

40

20

Typical frequency range (Hz)

1M to 500M

100k to 100M

1k to 10M

50 to 10k

Typical applications

Tuned circuits and filters

Filters and HF transformers

LF and MF filters and transformers

Smoothing chokes and filters

www.newnespress.com

The Fundamentals

81

summarizes the properties of four common types of inductor. Some typical small inductors are shown in Figure 1.58. These have values of inductance ranging from 15 mH to 1 mH.

FIGURE 1.58: A selection of small inductors with values ranging from 15 mH to 1 mH

1.2.26 Inductor Markings As with capacitors, the vast majority of inductors use written markings to indicate values, working current, and tolerance. Some small inductors are marked with colored stripes to indicate their value and tolerance (in which case the standard color values are used and inductance is normally expressed in microhenries).

1.2.27 Series and Parallel Combinations of Inductors In order to obtain a particular value of inductance, fixed inductors may be arranged in either series or parallel as shown in Figs 1.59 and 1.60. The effective inductance of each of the series circuits shown in Figure 1.59 is simply equal to the sum of the individual inductances. So, for the circuit shown in Figure 1.59(A): L ¼ L1 þ L2 while for Figure 1.59(B): L ¼ L1 þ L2 þ L3

www.newnespress.com

82

Chapter 1

FIGURE 1.59: Inductors in series Turning to the parallel inductors shown in Figure 1.60, the reciprocal of the effective inductance of each circuit is equal to the sum of the reciprocals of the individual inductances. Hence, for Figure 1.60(A): 1 1 1 þ ¼ L L1 L2 while for Figure 1.60(B): 1 1 1 1 ¼ þ þ L L1 L2 L3 In the former case, the formula can be more conveniently re-arranged as follows: L¼

L1  L2 L1 þ L2

You can remember this as the product of the two inductance values divided by the sum of the two inductance values.

FIGURE 1.60: Inductors in parallel

www.newnespress.com

The Fundamentals

83

Example 1.56 An inductance of 5 mH (rated at 2A) is required. What parallel combination of preferred value inductors will satisfy this requirement? Solution Two 10 mH inductors may be wired in parallel to provide an inductance of 5 mH as shown below: L¼

L1  L2 10  10 100 ¼ ¼ ¼ 5 mH 10 þ 10 20 L1 þ L2

Since the inductors are identical, the applied current will be shared equally between them. Hence, each inductor should have a current rating of 1A. Example 1.57 Determine the effective inductance of the circuit shown in Figure 1.61. Solution The circuit can be progressively simplified as shown in Figure 1.62. The stages in this simplification are as follows: (a)

L1 and L2 are in series and they can be replaced by a single inductance (LA) of (60 þ 60) ¼ 120 mH.

(b)

LA appears in parallel with L2. These two inductors can be replaced by a single inductor (LB) of (120  120)/(120 þ 120) ¼ 60 mH.

(c)

LB appears in series with L4. These two inductors can be replaced by a single inductance (L) of (60 þ 50) ¼ 110 mH.

FIGURE 1.61: See Example 1.57

www.newnespress.com

84

Chapter 1

FIGURE 1.62: See Example 1.57

1.2.28

Variable Inductors

A ferrite cored inductor can be made variable by moving its core in or out of the former onto which the coil is wound. Many small inductors have threaded ferrite cores to make this possible (see Figure 1.63). Such inductors are often used in radio and highfrequency applications where precise tuning is required.

FIGURE 1.63: An adjustable ferrite cored inductor

1.2.29

Surface Mounted Components (SMC)

Surface-mount technology (SMT) is now widely used in the manufacture of printed circuit boards for electronic equipment. SMT allows circuits to be assembled in a much smaller space than would be possible using components with conventional wire leads and pins that are mounted using through-hole techniques. It is also possible to mix the

www.newnespress.com

The Fundamentals

85

two technologies, i.e., some through-hole mounting of components and some surface mounted components present on the same circuit board. The following combinations are possible:  Surface mounted components (SMC) on both sides of a printed circuit board.  SMC on one side of the board and conventional through-hole components (THC) on the other.  A mixture of SMC and THC on both sides of the printed circuit board. Surface mounted components are supplied in packages that are designed for mounting directly on the surface of a PCB. To provide electrical contact with the PCB, some SMC have contact pads on their surface. Other devices have contacts which extend beyond the outline of the package itself but which terminate on the surface of the PCB rather than making contact through a hole (as is the case with a conventional THC). In general, passive components (such as resistors, capacitors and inductors) are configured leadless for surface mounting, while active devices (such as transistors and integrated circuits) are available in both surface mountable types as well as lead as well as in leadless terminations suitable for making direct contact to the pads on the surface of a PCB. Most surface mounted components have a flat rectangular shape rather than the cylindrical shape that we associate with conventional wire leaded components. During manufacture of a PCB, the various SMC are attached using re-flow soldering paste (and in some cases adhesives) which consists of particles of solder and flux together with binder, solvents and additives. They need to have good “tack” in order to hold the components in place and remove oxides without leaving obstinate residues. The component attachment (i.e., soldering!) process is completed using one of several techniques including convection ovens in which the PCB is passed, using a conveyor belt, through a convection oven which has separate zones for preheating, flowing and cooling, and infra-red reflow in which infrared lamps are used to provide the source of heat. Surface mounted components are generally too small to be marked with color codes. Instead, values may be marked using three digits. For example, the first two digits marked on a resistor normally specify the first two digits of the value while the third digit gives the number of zeros that should be added.

www.newnespress.com

86

Chapter 1

Example 1.58 In Figure 1.65, R88 is marked “102”. What is its value? Solution R88 will have a value of 1,000O (i.e., 10 followed by two zeros).

FIGURE 1.64: Conventional components mounted on a printed circuit board. Note that components such as C38, R46, etc. have leads that pass through holes in the printed circuit boards

www.newnespress.com

The Fundamentals

87

FIGURE 1.65: Surface mounted components (note the appearance of capacitors C35, C52, and C53, and resistors, R87, R88, R91, etc.)

1.3 DC Circuits In many cases, Ohm’s Law alone is insufficient to determine the magnitude of the voltages and currents present in a circuit. This section introduces several techniques that simplify the task of solving complex circuits. It also introduces the concept of exponential growth and decay of voltage and current in circuits containing capacitance and resistance and inductance and resistance. It concludes by showing how humble C-R

www.newnespress.com

88

Chapter 1

circuits can be used for shaping the waveforms found in electronic circuits. We start by introducing two of the most useful laws of electronics.

1.3.1

Kirchhoff’s Laws

Kirchhoff’s Laws relate to the algebraic sum of currents at a junction (or node) or voltages in a network (or mesh). The term “algebraic” simply indicates that the polarity of each current or voltage drop must be taken into account by giving it an appropriate sign, either positive (þ) or negative ( ). Kirchhoff’s Current Law states that the algebraic sum of the currents present at a junction (node) in a circuit is zero (see Figure 1.66).

FIGURE 1.66: Kirchhoff’s Current Law Example 1.59 In Figure 1.67, use Kirchhoff’s Current Law to determine: (a) the value of current flowing between A and B, and (b)

the value of I3.

Solution (a) I1 and I2 both flow toward Node A so, applying our polarity convention, they must both be positive. Now, assuming that a current I5 flows between A and B and that this

www.newnespress.com

The Fundamentals

89

FIGURE 1.67: See Example 1.59 current flows away from the junction (obvious because I1 and I2 both flow toward the junction), we arrive at the following Kirchhoff’s Current Law equation: þI1 þ I2

I5 ¼ 0

From which: I5 ¼ I1 þ I2 ¼ 1:5 þ 2:7 ¼ 4:2A (b) Moving to Node B, let’s assume that I3 flows outward, so we can say that: þI4 þ I5

I3 ¼ 0

From which: I3 ¼ I4 þ I5 ¼ 3:3 þ 4:2 ¼ 7:5A Kirchhoff’s Voltage Law states that the algebraic sum of the potential drops in a closed network (or “mesh”) is zero (see Figure 1.68). Example 1.60 In Figure 1.69, use Kirchhoff’s Voltage Law to determine: (a)

the value of V2, and

(b)

the value of E3.

Solution (a)

In Loop A, and using the conventions shown in Figure 1.68, we can write down the Kirchhoff’s Voltage Law equations: E1

V2

E2 ¼ 0

www.newnespress.com

90

Chapter 1

FIGURE 1.68: Kirchhoff’s Voltage Law

FIGURE 1.69: See Example 1.60 From which: (b)

V2 ¼ E1

E2 ¼ 6

Similarly, in Loop B, we can say that: E2

3 ¼ 3V

V2 þ E3 ¼ 0

From which: E3 ¼ V2

www.newnespress.com

E2 ¼ 4:5

3 ¼ 1:5V

The Fundamentals

91

Example 1.61 Determine the currents and voltages in the circuit of Figure 1.70.

FIGURE 1.70: See Example 1.61 Solution In order to solve the circuit shown in Figure 1.70, it is first necessary to mark the currents and voltages on the circuit, as shown in Figures 1.71 and 1.72. By applying Kirchhoff’s Current Law at Node A that we’ve identified in Figure 1.70: þI1 þ I2

I3 ¼ 0

Therefore: I1 ¼ I3

ðiÞ

I2

By applying Kirchhoff’s Voltage Law in Loop A we obtain: V1

V3 ¼ 0

V1 ¼ 12

V3

12 From which:

ðiiÞ

By applying Kirchhoff’s Voltage Law in Loop B we obtain: 9

V2

V3 ¼ 0

V2 ¼ 9

V3

From which:

ðiiiÞ

www.newnespress.com

92

Chapter 1

FIGURE 1.71: See Example 1.61

FIGURE 1.72: See Example 1.61 Next we can generate three further relationships by applying Ohm’s Law:

V2 ¼ I2 R2

V1 R1 V2 from which I2 ¼ R2

V3 ¼ I3 R3

from which I3 ¼

V1 ¼ I1 R1

from which I1 ¼

and, V3 R3

Combining these three relationships with the Current Law equation (i) gives: V1 V3 ¼ R1 R3

www.newnespress.com

V2 R2

The Fundamentals

93

from which: V1 V3 ¼ 110 22

V2 33

Combining (ii) and (iii) with (iv) gives: ð12 V3 Þ V3 ¼ 110 22

ð9

V3 Þ 33

Multiplying both sides of the expression by 330 gives: 330ð12 V3 Þ 330V3 ¼ 110 22

330ð9 V3 Þ 33

3ð12

V3 Þ ¼ 15 V3

10ð9

V3 Þ

36

3 V3 ¼ 15 V3

90 þ V3

From which:

36 þ 90 ¼ 15 V3 þ 10 V3 þ 3 V3 and: 126 ¼ 28V3

so V3 ¼ 126=28 ¼ 4:5V

From (ii): V1 ¼ 12

V3

so

V1 ¼ 12

V2 ¼ 9

V3

so

V2 ¼ 9

4:5 ¼ 7:5V

From (iii): 4:5 ¼ 4:5V

Using the Ohm’s Law equations that we met earlier gives: V1 7:5 ¼ ¼ 0:068A ¼ 68 mA 110 R1 V2 4:5 ¼ ¼ 0:136A ¼ 136 mA I2 ¼ 33 R2 V3 4:5 I3 ¼ ¼ 0:204A ¼ 204 mA ¼ 22 R3 I1 ¼

www.newnespress.com

94

Chapter 1

Finally, it’s worth checking these results with the Current Law equation (i): þI1 þ I2

I3 ¼ 0

Inserting our values for I1, I2 and I3 gives: þ0:068 þ 0:136

204 ¼ 0

Since the left and right hand sides of the equation are equal we can be reasonably confident that our results are correct.

1.3.2

The Potential Divider

The potential divider circuit (see Figure 1.73) is commonly used to reduce voltages in a circuit. The output voltage produced by the circuit is given by: Vout ¼ Vin

R2 R1 þ R2

FIGURE 1.73: Potential divider circuit It is, however, important to note that the output voltage (Vout) will fall when current is drawn from the arrangement. Figure 1.74 shows the effect of loading the potential divider circuit. In the loaded potential divider (Figure 1.74) the output voltage is given by: Vout ¼ Vin

Rp R1 þ Rp

where: Rp ¼

www.newnespress.com

R2  RL R2 þ RL

The Fundamentals

95

FIGURE 1.74: Loaded potential divider circuit

Example 1.62 The potential divider shown in Figure 1.75 is used as a simple voltage calibrator. Determine the output voltage produced by the circuit: (a)

when the output terminals are left open-circuit (i.e., when no load is connected); and

(b)

when the output is loaded by a resistance of 10 kO.

FIGURE 1.75: See Example 1.62

Solution (a)

In the first case we can simply apply the formula: Vout ¼ Vin

R2 R1 þ R2

where Vin ¼ 5V, R1 ¼ 4 kO and R2 ¼ 1 kO.

www.newnespress.com

96

Chapter 1

Hence: Vout ¼ 5  (b)

1 ¼ 1V 4þ1

In the second case we need to take into account the effect of the 10 kO resistor connected to the output terminals of the potential divider.

First we need to find the equivalent resistance of the parallel combination of R2 and RL: Rp ¼

R2  RL 1  10 10 ¼ ¼ 0:909 kO ¼ 1 þ 10 11 R2 þ RL

Then we can determine the output voltage from: Vout ¼ Vin

1.3.3

Rp 0:909 ¼5 ¼ 0:925V R1 þ Rp 4 þ 0:909

The Current Divider

The current divider circuit (see Figure 1.76) is used to divert a known proportion of the current flowing in a circuit. The output current produced by the circuit is given by: Iout ¼ Iin

R1 R1 þ R2

It is, however, important to note that the output current (Iout) will fall when the load connected to the output terminals has any appreciable resistance.

FIGURE 1.76: Current divider circuit

www.newnespress.com

The Fundamentals

97

Example 1.63 A moving coil meter requires a current of 1 mA to provide full-scale deflection. If the meter coil has a resistance of 100O and is to be used as a milliammeter reading 5 mA full-scale, determine the value of parallel shunt resistor required. Solution This problem may sound a little complicated so it is worth taking a look at the equivalent circuit of the meter (Figure 1.77) and comparing it with the current divider shown in Figure 1.76. We can apply the current divider formula, replacing Iout with Im (the meter full-scale deflection current) and R2 with Rm (the meter resistance). R1 is the required value of shunt resistor, Rs, Hence: Iout ¼ Iin

Rs Rs þ Rm

FIGURE 1.77: See Example 1.63

Rearranging the formula gives: Im  ðRs þ Rm Þ ¼ Iin  Rs thus, Im Rs þ Im Rm ¼ Iin Rs

www.newnespress.com

98

Chapter 1

or, Iin Rs

Im Rs ¼ Im Rm

from which, Rs ðIin

Im Þ ¼ Im Rm

So, Rs ¼

Im Rm Iin Im

Now Iin ¼ 1 mA, Rm ¼ 100O and Iin ¼ 5 mA, thus: Rs ¼

1.3.4

1  100 100 ¼ ¼ 25O 5 1 4

The Wheatstone Bridge

The Wheatstone bridge forms the basis of a number of useful electronic circuits including several that are used in instrumentation and measurement. The basic form of Wheatstone bridge is shown in Figure 1.78. The voltage developed between A and B will be zero when the voltage between A and Y is the same as that between B and Y. In effect, R1 and R2 constitute a potential divider as do R3 and R4.

FIGURE 1.78: Basic Wheatstone bridge circuit

www.newnespress.com

The Fundamentals

99

The bridge will be balanced (and VAB ¼ 0) when the ratio of R1:R2 is the same as the ratio R3:R4. Hence, at balance: R1 R3 ¼ R2 R4 A practical form of Wheatstone bridge that can be used for measuring unknown resistances is shown in Figure 1.79.

FIGURE 1.79: See Example 1.64 In this practical form of Wheatstone bridge, R1 and R2 are called the ratio arms while one arm (that occupied by R3 in Figure 1.78) is replaced by a calibrated variable resistor. The unknown resistor, Rx, is connected in the fourth arm. At balance: R1 Rv ¼ R2 Rx

thus Rx ¼

R2  Rv R1

Example 1.64 A Wheatstone bridge is based on the circuit shown in Figure 1.79. If R1 and R2 can each be switched so that they have values of either 100O or 1 kO and RV is variable between 10O and 10 kO, determine the range of resistance values that can be measured.

www.newnespress.com

100

Chapter 1

Solution The maximum value of resistance that can be measured will correspond to the largest ratio of R2:R1 (i.e., when R2 is 1 kO and R1 is 100O) and the highest value of RV (i.e., 10 kO). In this case: Rx ¼

1; 000  10; 000 ¼ 100; 000 ¼ 100 kO 100

The minimum value of resistance that can be measured will correspond to the smallest ratio of R2:R1 (i.e., when R1 is 100O and R1 is 1 kO) and the smallest value of RV (i.e., 10O). In this case: Rx ¼

100  10 ¼ 0:1  10 ¼ 1O 1; 000

Hence the range of values that can be measured extends from 1O to 100 kO.

1.3.5

The´venin’s Theorem

The´venin’s Theorem allows us to replace a complicated network of resistances and voltage sources with a simple equivalent circuit comprising a single voltage source connected in series with a single resistance (see Figure 1.70). The single voltage source in the The´venin equivalent circuit, Voc, is simply the voltage that appears between the terminals when nothing is connected to it. In other words, it is the open-circuit voltage that would appear between A and B. The single resistance that appears in the The´venin equivalent circuit, R, is the resistance that would be seen looking into the network between A and B when all of the voltage sources (assumed perfect) are replaced by short-circuit connections. Note that if the voltage sources are not perfect (i.e., if they have some internal resistance) the equivalent circuit must be constructed on the basis that each voltage source is replaced by its own internal resistance. Once we have values for Voc and R, we can determine how the network will behave when it is connected to a load (i.e., when a resistor is connected across the terminals A and B).

www.newnespress.com

The Fundamentals

101

Example 1.65 Figure 1.81 shows a Wheatstone bridge. Determine the current that will flow in a 100O load connected between terminals A and B. Solution First we need to find the The´venin equivalent of the circuit. To find Voc we can treat the bridge arrangement as two potential dividers. The voltage across R2 will be given by: V ¼ 10 

R2 600 ¼ 5:454V ¼ 10  500 þ 600 R1 þ R2

Hence, the voltage at A relative to Y, VAY, will be 5.454V. The voltage across R4 will be given by: V ¼ 10 

R4 400 ¼ 10  ¼ 4:444V 500 þ 400 R3 þ R4

Hence, the voltage at B relative to Y, VBY, will be 4.444V. The voltage VAB will be the difference between VAY and VBY. This, the open-circuit output voltage, VAB, will be given by: VAB ¼ VAY

VBY ¼ 5:454

4:444 ¼ 1:01V

Next we need to find the The´venin equivalent resistance looking in at A and B. To do this, we can redraw the circuit, replacing the battery (connected between X and Y) with a short circuit, as shown in Figure 1.82. The The´venin equivalent resistance is given by the relationship: R¼

R1  R2 R3  R4 500  600 500  400 þ þ ¼ 500 þ 600 500 þ 400 R1 þ R2 R3 þ R4

From which: R¼

300; 000 200; 000 þ ¼ 272:7 þ 222:2 ¼ 494:9O 1; 100 900

www.newnespress.com

102

Chapter 1

FIGURE 1.80: The´venin equivalent circuit

FIGURE 1.81: See Example 1.65

FIGURE 1.82: See Example 1.65 The The´venin equivalent circuit is shown in Figure 1.83. To determine the current in a 100O load connected between A and B, we can simply add a 100O load to the The´venin equivalent circuit, as shown in Figure 1.84. By applying Ohm’s Law in Figure 1.84 we get: I¼

Voc 1:01 1:01 ¼ ¼ 1:698 mA ¼ 494:9 þ 100 594:9 R þ 100

www.newnespress.com

The Fundamentals

103

FIGURE 1.83: The´venin equivalent of Figure 1.81

FIGURE 1.84: Determining the current when the The´venin equivalent circuit is loaded

1.3.6

Norton’s Theorem

Norton’s Theorem provides an alternative method of reducing a complex network to a simple equivalent circuit. Unlike The´venin’s Theorem, Norton’s Theorem makes use of a current source rather than a voltage source. The Norton equivalent circuit allows us to replace a complicated network of resistances and voltage sources with a simple equivalent circuit comprising a single constant current source connected in parallel with a single resistance (see Figure 1.85). The constant current source in the Norton equivalent circuit, Isc, is simply the shortcircuit current that would flow if A and B were to be linked directly together. The resistance that appears in the Norton equivalent circuit, R, is the resistance that would be seen looking into the network between A and B when all of the voltage sources are replaced by short-circuit connections. Once again, it is worth noting that, if the voltage sources have any appreciable internal resistance, the equivalent circuit must be constructed on the basis that each voltage source is replaced by its own internal resistance.

www.newnespress.com

104

Chapter 1

FIGURE 1.85: Norton equivalent circuit As with the The´venin equivalent, we can determine how a network will behave by obtaining values for Isc and R. Example 1.66 Three temperature sensors having the following characteristics shown in Table 1.14 are connected in parallel as shown in Figure 1.86: Determine the voltage produced when the arrangement is connected to a moving-coil meter having a resistance of 1 kO. Table 1.14: Temperature sensor characteristics Sensor

A

B

C

Output voltage (open circuit)

20 mV

30 mV

10 mV

Internal resistance

5 kO

3 kO

2 kO

FIGURE 1.86: See Example 1.66 Solution First we need to find the Norton equivalent of the circuit. To find Isc we can determine the short-circuit current from each sensor and add them together.

www.newnespress.com

The Fundamentals

105

For sensor A: I¼

V 20 mV ¼ ¼ 4 mA R 5 kO



V 30 mV ¼ ¼ 10 mA R 3 kO



V 10 mV ¼ ¼ 5 mA R 2 kO

For sensor B:

For sensor C:

The total current, Isc, will be given by: Isc ¼ 4 mA þ 10 mA þ 5 mA ¼ 19 mA

Next we need to find the Norton equivalent resistance. To do this, we can redraw the circuit showing each sensor replaced by its internal resistance, as shown in Figure 1.87.

FIGURE 1.87: Determining the equivalent resistance in Figure 1.86 The equivalent resistance of this arrangement (think of this as the resistance seen looking into the circuit in the direction of the arrow shown in Figure 1.87) is given by: 1 1 1 1 1 1 1 þ þ ¼ ¼ þ þ R R1 R2 R3 5; 000 3; 000 2; 000 where R1 ¼ 5kO, R2 ¼ 3kO, R3 ¼ 2kO, hence: 1 1 1 1 1 1 1 ¼ þ þ þ þ ¼ R R1 R2 R3 5; 000 3; 000 2; 000

www.newnespress.com

106

Chapter 1

or, 1 ¼ 0:0002 þ 0:00033 þ 0:0005 ¼ 0:00103 R from which: R ¼ 968O The Norton equivalent circuit is shown in Figure 1.88. To determine the voltage in a 1 kO moving coil meter connected between A and B, we can make use of the Norton equivalent circuit by simply adding a 1 kO resistor to the circuit and applying Ohm’s Law, as shown in Figure 1.89. The voltage appearing across the moving coil meter in Figure 1.90 will be given by: V ¼ Isc 

R  Rm 1; 000  968 ¼ 19 mA  1; 000 þ 968 R þ Rm

hence: V ¼ 19 mA  492O ¼ 9:35 mV

FIGURE 1.88: Norton equivalent of the circuit in Figure 1.86

FIGURE 1.89: Determining the output voltage when the Norton equivalent circuit is loaded with 1 kV

www.newnespress.com

The Fundamentals

107

FIGURE 1.90: The voltage drop across the meter is found to be 9.35 mV

1.3.7

C-R Circuits

Networks of capacitors and resistors (known as C-R circuits) form the basis of many timing and pulse shaping circuits and are thus often found in practical electronic circuits.

1.3.8

Charging

A simple C-R circuit is shown in Figure 1.91. In this circuit C is charged through R from the constant voltage source, Vs. The voltage, nc, across the (initially uncharged) capacitor voltage will rise exponentially as shown in Figure 1.92. At the same time, the current in the circuit, i, will fall, as shown in Figure 1.93. The rate of growth of voltage with time (and decay of current with time) will be dependent upon the product of capacitance and resistance. This value is known as the time constant of the circuit. Hence: Time constant, t ¼ C  R where C is the value of capacitance (F), R is the resistance (F), and t is the time constant (s).

FIGURE 1.91: A C-R circuit in which C is charged through R

www.newnespress.com

108

Chapter 1

FIGURE 1.92: Exponential growth of capacitor voltage, nc, in Figure 1.92

FIGURE 1.93: Exponential decay of current, i, in Figure 1.91

www.newnespress.com

The Fundamentals

109

The voltage developed across the charging capacitor, nc, varies with time, t, according to the relationship:  nc ¼ Vs 1

e

t CR



where nc is the capacitor voltage, Vs is the DC supply voltage, t is the time, and CR is the time constant of the circuit (equal to the product of capacitance, C, and resistance, R). The capacitor voltage will rise to approximately 63% of the supply voltage, Vs, in a time interval equal to the time constant. At the end of the next interval of time equal to the time constant (i.e., after an elapsed time equal to 2CR) the voltage will have risen by 63% of the remainder, and so on. In theory, the capacitor will never become fully charged. However, after a period of time equal to 5CR, the capacitor voltage will to all intents and purposes be equal to the supply voltage. At this point, the capacitor voltage will have risen to 99.3% of its final value and we can consider it to be fully charged. During charging, the current in the capacitor, i, varies with time, t, according to the relationship: i¼

Vs e R

t CR

where Vs is the DC supply voltage, t is the time, R is the series resistance and C is the value of capacitance. The current will fall to approximately 37% of the initial current in a time equal to the time constant. At the end of the next interval of time equal to the time constant (i.e., after a total time of 2CR has elapsed) the current will have fallen by a further 37% of the remainder, and so on. Example 1.67 An initially uncharged 1 mF capacitor is charged from a 9V DC supply via a 3.3 MO resistor. Determine the capacitor voltage 1s after connecting the supply.

www.newnespress.com

110

Chapter 1

Solution The formula for exponential growth of voltage in the capacitor is:  nc ¼ Vs 1

e

t CR



Here we need to find the capacitor voltage, nc, when Vs ¼ 9V, t ¼ 1s, C ¼ 1 mF and R ¼ 3.3 MO. The time constant, CR, will be given by: CR ¼ 1  10

6

 3:3  106 ¼ 3:3s

Thus:  nc ¼ 9 1

e

t 3:3



and, 0:738Þ ¼ 9  0:262 ¼ 2:358V

nc 9ð1 Example 1.68

A 100 mF capacitor is charged from a 350V DC supply through a series resistance of 1 kO. Determine the initial charging current and the current that will flow 50 ms and 100 ms after connecting the supply. After what time is the capacitor considered to be fully charged? Solution At t ¼ 0 the capacitor will be uncharged (nc ¼ 0) and all of the supply voltage will appear across the series resistance. Thus, at t ¼ 0: i¼

Vs 350 ¼ 0:35A ¼ 1; 000 R

When t ¼ 50 ms, the current will be given by: i¼

www.newnespress.com

Vs e R

t CR

The Fundamentals

111

Where Vs ¼ 350V, t ¼ 50 ms, C ¼ 100 mF, R ¼ 1 kO. Hence: i¼

350 e 1; 000

0:05 0:1

0:5

¼ 0:35 e

¼ 0:35  0:607 ¼ 0:21A

When t ¼ 100 ms (using the same equation but with t ¼ 0.1s) the current is given by: i¼

350 0:1 e0:1 ¼ 0:35 e 1; 000

1

¼ 0:35  0:368 ¼ 0:129A

The capacitor can be considered to be fully charged when t ¼ 5CR ¼ 5  100  10 6  1  103 ¼ 0.5s. Note that, at this point the capacitor voltage will have reached 99% of its final value. Discharge Having considered the situation when a capacitor is being charged, let’s consider what happens when an already charged capacitor is discharged.

FIGURE 1.94: C-R circuits are widely used in electronics. In this oscilloscope, for example, a rotary switch is used to select different C-R combinations in order to provide the various timebase ranges (adjustable from 500 ms/cm to 1 ms/cm). Each C-R time constant corresponds to a different timebase range.

www.newnespress.com

112

Chapter 1

When the fully charged capacitor from Figure 1.89 is connected as shown in Figure 1.95, the capacitor will discharge through the resistor, and the capacitor voltage, nC, will fall exponentially with time, as shown in Figure 1.96. The current in the circuit, i, will also fall, as shown in Figure 1.97. The rate of discharge (i.e., the rate of decay of voltage with time) will once again be governed by the time constant of the circuit, C  R.

FIGURE 1.95: A C-R circuit in which C is initially charged and then discharges through R

FIGURE 1.96: Exponential decay of capacitor voltage, nc, in Figure 1.95

www.newnespress.com

The Fundamentals

113

FIGURE 1.97: Exponential decay of current, i, in Figure 1.95

The voltage developed across the discharging capacitor, nC, varies with time, t, according to the relationship: n c ¼ Vs e

t CR

where Vs, is the supply voltage, t is the time, C is the capacitance, and R is the resistance. The capacitor voltage will fall to approximately 37% of the initial voltage in a time equal to the time constant. At the end of the next interval of time equal to the time constant (i.e., after an elapsed time equal to 2CR) the voltage will have fallen by 37% of the remainder, and so on. In theory, the capacitor will never become fully discharged. However, after a period of time equal to 5CR, the capacitor voltage will to all intents and purposes be zero. At this point the capacitor voltage will have fallen below 1% of its initial value. At this point we can consider it to be fully discharged.

www.newnespress.com

114

Chapter 1

As with charging, the current in the capacitor, i, varies with time, t, according to the relationship: i¼

Vs e R

t CR

where Vs, is the supply voltage, t is the time, C is the capacitance, and R is the resistance.The current will fall to approximately 37% of the initial value of current, Vs/R, in a time equal to the time constant. At the end of the next interval of time equal to the time constant (i.e., after a total time of 2CR has elapsed) the voltage will have fallen by a further 37% of the remainder, and so on. Example 1.69 A 10 mF capacitor is charged to a potential of 20V and then discharged through a 47 kO resistor. Determine the time taken for the capacitor voltage to fall below 10V. Solution The formula for exponential decay of voltage in the capacitor is: n c ¼ Vs e

t CR

where Vs ¼ 20V and CR ¼ 10 mF  47 kO ¼ 0.47s. We need to find t when nC ¼ 10V. Rearranging the formula to make t the subject gives:   nC t ¼ CR  ln Vs thus, t¼

  10 0:47  ln ¼ 0:47  lnð0:5Þ 20

or, t¼

0:47  693 ¼ 0:325s

In order to simplify the mathematics of exponential growth and decay, Table 1.15 provides an alternative tabular method that may be used to determine the voltage and current in a C-R circuit.

www.newnespress.com

The Fundamentals

115

Table 1.15: Exponential growth and decay t/CR or t /(L/R)

k (growth)

k (decay)

0.0

0.0000

1.0000

0.1

0.0951

0.9048

0.2

0.1812

0.8187 (1)

0.3

0.2591

0.7408

0.4

0.3296

0.6703

0.5

0.3935

0.6065

0.6

0.4511

0.5488

0.7

0.5034

0.4965

0.8

0.5506

0.4493

0.9

0.5934

0.4065

1.0

0.6321

0.3679

1.5

0.7769

0.2231

2.0

0.8647 (2)

0.1353

2.5

0.9179

0.0821

3.0

0.9502

0.0498

3.5

0.9698

0.0302

4.0

0.9817

0.0183

4.5

0.9889

0.0111

5.0

0.9933

0.0067

Notes: (1) See Example 1.70 (2) See Example 1.74 k is the ratio of the value at time, t, to the final value (e.g., nc/Vs)

Example 1.70 A 150 mF capacitor is charged to a potential of 150V. The capacitor is then removed from the charging source and connected to a 2 MO resistor. Determine the capacitor voltage 1 minute later.

www.newnespress.com

116

Chapter 1

Solution We will solve this problem using Table 1.15 rather than the exponential formula. First we need to find the time constant: C  R ¼ 150 mF  2 MO ¼ 300s Next we find the ratio of t to CR: After 1 minute, t ¼ 60s therefore the ratio of t to CR is 60/300 or 0.2. Table 1.15 shows that when t/CR ¼ 0.2, the ratio of instantaneous value to final value (k in Table 1.15) is 0.8187. Thus, nc =Vs ¼ 0:8187 or, nc ¼ 0:8187  Vs ¼ 0:8187  150V ¼ 122:8V

1.3.9

Waveshaping with C-R Networks

One of the most common applications of C-R networks is in waveshaping circuits. The circuits shown in Figures 1.98 and 1.100 function as simple square-to-triangle and square-to-pulse converters by, respectively, integrating and differentiating their inputs. The effectiveness of the simple integrator circuit shown in Figure 1.98 depends on the ratio of time constant, C  R, to periodic time, t. The larger this ratio is, the more effective the circuit will be as an integrator. The effectiveness of the

FIGURE 1.98: A C-R integrating circuit

www.newnespress.com

The Fundamentals

117

circuit of Figure 1.98 is illustrated by the input and output waveforms shown in Figure 1.99. Similarly, the effectiveness of the simple differentiator circuit shown in Figure 1.100 also depends on the ratio of time constant C  R, to periodic time, t. The smaller this ratio is, the more effective the circuit will be as a differentiator. The effectiveness of the circuit of Figure 1.100 is illustrated by the input and output waveforms shown in Figure 1.101.

FIGURE 1.99: Typical input and output waveforms for the integrating circuit shown in Figure 1.98

FIGURE 1.100: A C-R differentiating circuit

www.newnespress.com

118

Chapter 1

FIGURE 1.101: Typical input and output waveforms for the integrating circuit shown in Figure 1.98

Example 1.71 A circuit is required to produce a train of alternating positive and negative pulses of short duration from a square wave of frequency 1 kHz. Devise a suitable C-R circuit and specify suitable values. Solution Here we require the services of a differentiating circuit along the lines of that shown in Figure 1.100. In order that the circuit operates effectively as a differentiator, we need to make the time constant, C  R, very much less than the periodic time of the input waveform (1 ms). Assuming that we choose a medium value for R of, say, 10 kO, the maximum value which we could allow C to have would be that which satisfies the equation:

www.newnespress.com

The Fundamentals

119

C  R ¼ 0:1t where R ¼ 10 kO and t ¼ 1 ms. Thus: C¼

0:1t 0:1  1 ms ¼ ¼ 0:1  10 R 10 kO

3

4

 10

¼ 1  10 8 F

or, C ¼ 10  10

9

F ¼ 10 nF

In practice, any value equal or less than 10 nF would be adequate. A very small value (say less than 1 nF) will, however, generate pulses of a very narrow width. Example 1.72 A circuit is required to produce a triangular waveform from a square wave of frequency 1 kHz. Devise a suitable C-R arrangement and specify suitable values. Solution This time we require an integrating circuit like that shown in Figure 1.98. In order that the circuit operates effectively as an integrator, we need to make the time constant, C  R, very much less than the periodic time of the input waveform (1 ms). Assuming that we choose a medium value for R of, say, 10 kO, the minimum value which we could allow C to have would be that which satisfies the equation: C  R ¼ 10t where R ¼ 10 kO and t ¼ 1 ms. Thus: C¼

10t 10  1 ms ¼ ¼ 10  10 R 10 kO

3

 10

4

¼ 1  10 6 F

or, C ¼ 1  10

6

F ¼ 1 mF

www.newnespress.com

120

Chapter 1

In practice, any value equal or greater than 1 mF would be adequate. A very large value (say more than 10 mF) will, however, generate a triangular wave which has a very small amplitude. To put this in simple terms, although the waveform might be what you want there’s not a lot of it!

1.3.10

L-R Circuits

Networks of inductors and resistors (known as L-R circuits) can also be used for timing and pulse shaping. In comparison with capacitors, however, inductors are somewhat more difficult to manufacture and are consequently more expensive. Inductors are also prone to losses and may also require screening to minimize the effects of stray magnetic coupling. Inductors are, therefore, generally unsuited to simple timing and waveshaping applications. Figure 1.102 shows a simple L-R network in which an inductor is connected to a constant voltage supply. When the supply is first connected, the current, i, will rise exponentially with time, as shown in Figure 1.103. At the same time, the inductor voltage VL, will fall, as shown in Figure 1.104). The rate of change of current with time will depend upon the ratio of inductance to resistance and is known as the time constant. Hence: Time constant, t ¼ L/R where L is the value of inductance (H), R is the resistance (O), and t is the time constant (s).

FIGURE 1.102: A C-R circuit in which C is initially charged and then discharges through R

www.newnespress.com

The Fundamentals

121

FIGURE 1.103: Exponential growth of current, i, in Figure 1.102

FIGURE 1.104: Exponential decay of voltage, nL, in Figure 1.102

www.newnespress.com

122

Chapter 1

The current flowing in the inductor, i, varies with time, t, according to the relationship: i¼

Vs  1 R

e

tR L



where Vs is the DC supply voltage, R is the resistance of the inductor, and L is the inductance. The current, i, will initially be zero and will rise to approximately 63% of its maximum value (i.e., Vs/R) in a time interval equal to the time constant. At the end of the next interval of time equal to the time constant (i.e., after a total time of 2L/R has elapsed) the current will have risen by a further 63% of the remainder, and so on. In theory, the current in the inductor will never become equal to Vs/R. However, after a period of time equal to 5L/R, the current will to all intents and purposes be equal to Vs/R. At this point, the current in the inductor will have risen to 99.3% of its final value. The voltage developed across the inductor, nL, varies with time, t, according to the relationship: nL ¼ Vs e

tR L

where Vs is the DC supply voltage, R is the resistance of the inductor, and L is the inductance. The inductor voltage will fall to approximately 37% of the initial voltage in a time equal to the time constant. At the end of the next interval of time equal to the time constant (i.e., after a total time of 2L/R has elapsed) the voltage will have fallen by a further 37% of the remainder, and so on. Example 1.73 A coil having inductance 6H and resistance 24O is connected to a 12V DC supply. Determine the current in the inductor 0.1s after the supply is first connected.

www.newnespress.com

The Fundamentals

123

Solution The formula for exponential growth of current in the coil is: i¼

Vs  1 R

e

tR L



where Vs ¼ 12V, L ¼ 6H and R ¼ 24O. We need to find i when t ¼ 0.1s i¼

12  1 24

e

0:124 6



 ¼ 0:5 1

e

0:4



¼ 0:5ð1

0:67Þ

thus, i ¼ 0:5  0:33 ¼ 0:165A In order to simplify the mathematics of exponential growth and decay, Table 1.15 provides an alternative tabular method that may be used to determine the voltage and current in an L-R circuit. Example 1.74 A coil has an inductance of l00 mH and a resistance of 10O. If the inductor is connected to a 5V DC supply, determine the inductor voltage 20 ms after the supply is first connected. Solution We will solve this problem using Table 1.15 rather than the exponential formula. First we need to find the time constant: L=R ¼ 0:1H=10O ¼ 0:01s Next we find the ratio of t to L/R. When t ¼ 20 ms the ratio of t to L/R is 0.02/0.01 or 2. Table 1.15 shows that when t/(L/R) ¼ 2, the ratio of instantaneous value to final value (k) is 0.8647. Thus:

www.newnespress.com

124

Chapter 1 nL =Vs ¼ 0:8647

or, nL ¼ 0:8647  Vs ¼ 0:8647  5V ¼ 4:32V

1.4 Alternating Voltage and Current This section introduces basic alternating current theory. We discuss the terminology used to describe alternating waveforms and the behavior of resistors, capacitors, and inductors when an alternating current is applied to them. The chapter concludes by introducing another useful component, the transformer.

1.4.1

Alternating Versus Direct Current

Direct currents are currents which, even though their magnitude may vary, essentially flow only in one direction. In other words, direct currents are unidirectional. Alternating currents, on the other hand, are bidirectional and continuously reverse their direction of flow. The polarity of the e.m.f. which produces an alternating current must consequently also be changing from positive to negative, and vice versa. Alternating currents produce alternating potential differences (voltages) in the circuits in which they flow. Furthermore, in some circuits, alternating voltages may be superimposed on direct voltage levels (see Figure 1.105). The resulting voltage may be unipolar (i.e., always positive or always negative) or bipolar (i.e., partly positive and partly negative).

1.4.2

Waveforms and Signals

A graph showing the variation of voltage or current present in a circuit is known as a waveform. There are many common types of waveform encountered in electrical circuits including sine (or sinusoidal), square, triangle, ramp or sawtooth (which may be either positive or negative going), and pulse. Complex waveforms, like speech and music, usually comprise many components at different frequencies. Pulse waveforms are often categorized as either repetitive

www.newnespress.com

The Fundamentals

125

FIGURE 1.105: (A) Bipolar sine wave; (B) unipolar sine wave (superimposed on a DC level)

or nonrepetitive (the former comprises a pattern of pulses that repeats regularly while the latter comprises pulses which constitute a unique event). Some common waveforms are shown in Figure 1.106. Signals can be conveyed using one or more of the properties of a waveform and sent using wires, cables, optical and radio links. Signals can also be processed in various ways using amplifiers, modulators, filters, etc. Signals are also classified as either analog (continuously variable) or digital (based on discrete states).

1.4.3

Frequency

The frequency of a repetitive waveform is the number of cycles of the waveform which occur in unit time. Frequency is expressed in hertz (Hz) and a frequency of 1 Hz is equivalent to one cycle per second. Hence, if a voltage has a frequency of 400 Hz, 400 cycles of it will occur in every second. The equation for the voltage shown in Figure 1.105(A) at a time, t, is: n ¼ Vmax sinð2pf tÞ

www.newnespress.com

126

Chapter 1

FIGURE 1.106: Common waveforms

FIGURE 1.107: One cycle of a sine wave voltage showing its periodic time

www.newnespress.com

The Fundamentals

127

while that in Figure 1.105(B) is: n ¼ VDC þ Vmax sinð20pftÞ where n is the instantaneous voltage, Vmax is the maximum (or peak) voltage of the sine wave, VDC, is the DC offset (where present), and f is the frequency of the sine wave. Example 1.75 A sine wave voltage has a maximum value of 20V and a frequency of 50 Hz. Determine the instantaneous voltage present (a) 2.5 ms and (b) 15 ms from the start of the cycle. Solution We can find the voltage at any instant of time using: n ¼ Vmax sinð20pftÞ where Vmax ¼ 20V and f ¼ 50 Hz. In (a), t ¼ 2.5 ms, hence: n ¼ 20 sinð20p  50  0:0025Þ ¼ 20 sinð0:785Þ ¼ 20  0:707 ¼ 14:14V

In (b), t ¼ 15 ms, hence: n ¼ 20 sinð20p  50  0:0015Þ ¼ 20 sinð4:71Þ ¼ 20  1 ¼

1.4.4

20V

Periodic Time

The periodic time (or period) of a waveform is the time taken for one complete cycle of the wave (see Figure 1.107). The relationship between periodic time and frequency is thus: t ¼ 1=f

or f ¼ 1=t

where t is the periodic time (in s) and f is the frequency (in Hz). Example 1.76 A waveform has a frequency of 400 Hz. What is the periodic time of the waveform?

www.newnespress.com

128

Chapter 1

Solution t ¼ 1=f ¼ 1=400 ¼ 0:0025s ðor 2:5 msÞ Example 1.77 A waveform has a periodic time of 40 ms. What is its frequency? Solution f ¼

1.4.5

1 1 ¼ t 40  10

3

¼

1 ¼ 25Hz 0:04

Average, Peak, Peak-Peak, and r.m.s. Values

The average value of an alternating current which swings symmetrically above and below zero will be zero when measured over a long period of time. Hence, average values of currents and voltages are invariably taken over one complete half-cycle (either positive or negative) rather than over one complete full-cycle (which would result in an average value of zero). The amplitude (or peak value) of a waveform is a measure of the extent of its voltage or current excursion from the resting value (usually zero). The peak-to-peak value for a wave which is symmetrical about its resting value is twice its peak value (see Figure 1.108). The r.m.s. (or effective) value of an alternating voltage or current is the value which would produce the same heat energy in a resistor as a direct voltage or current of the same magnitude. Since the r.m.s. value of a waveform is very much dependent upon its shape, values are only meaningful when dealing with a waveform of known shape. Where the shape of a waveform is not specified, r.m.s. values are normally assumed to refer to sinusoidal conditions. For a given waveform, a set of fixed relationships exist between average, peak, peakpeak, and r.m.s. values. The required multiplying factors are summarized for sinusoidal voltages and currents in Table 1.16.

www.newnespress.com

129

The Fundamentals

FIGURE 1.108: One cycle of a sine wave voltage showing its peak and peak-peak values

Table 1.16: Multiplying factors for average, peak, peak-peak and r.m.s. values Given Quantity

Wanted quantity Average

Peak

Peak–peak

r.m.s.

Average

1

1.57

3.14

1.11

Peak

0.636

1

2

0.707

Peak-peak

0.318

0.5

1

0.353

r.m.s.

0.9

1.414

2.828

1

Example 1.78 A sinusoidal voltage has an r.m.s. value of 240V. What is the peak value of the voltage? Solution The corresponding multiplying factor (found from Table 1.16) is 1.414. Hence: Vpk ¼ 1:414  Vr:m:s: ¼ 1:414  240 ¼ 339:4V Example 1.79 An alternating current has a peak-peak value of 50 mA. What is its r.m.s. value?

www.newnespress.com

130

Chapter 1

Solution The corresponding multiplying factor (found from Table 1.16) is 0.353. Hence: Ir:m:s: ¼ 0:353  Vpk-pk ¼ 0:353  0:05 ¼ 0:0177A ðor 17:7mAÞ: Example 1.80 A sinusoidal voltage 10V pk-pk is applied to a resistor of 1 kO What value of r.m.s. current will flow in the resistor? Solution This problem must be solved in two stages. First we will determine the peak-peak current in the resistor and then we shall convert this value into a corresponding r.m.s. quantity. V Since l ¼ we can infer that: R Vpk-pk Ipk-pk ¼ R From which, Ipk-pk ¼

10 ¼ 0:01 ¼ 10 mA pk-pk 1; 000

The required multiplying factor (peak-peak to r.m.s.) is 0.353. Thus: Ir:m:s: ¼ 0:353  Ipk-pk ¼ 0:353  10 ¼ 3:53 mA

1.4.6

Reactance

When alternating voltages are applied to capacitors or inductors the magnitude of the current flowing will depend upon the value of capacitance or inductance and on the frequency of the voltage. In effect, capacitors and inductors oppose the flow of current in much the same way as a resistor. The important difference being that the effective resistance (or reactance) of the component varies with frequency (unlike the case of a resistor where the magnitude of the current does not change with frequency).

1.4.7

Capacitive Reactance

The reactance of a capacitor is defined as the ratio of applied voltage to current and, like resistance, it is measured in Ohms. The reactance of a capacitor is inversely

www.newnespress.com

The Fundamentals

131

proportional to both the value of capacitance and the frequency of the applied voltage. Capacitive reactance can be found by applying the following formula: XC ¼

1 2pfC

where Xc is the reactance (in ohms), f is the frequency (in hertz), and C is the capacitance (in farads). Capacitive reactance falls as frequency increases, as shown in Figure 1.109. The applied voltage, Vc, and current, Ic, flowing in a pure capacitive reactance will differ in phase by an angle of 90 or p/2 radians (the current leads the voltage). This relationship is illustrated in the current and voltage waveforms (drawn to a common time scale) shown in Figure 1.110 and as a phasor diagram shown in Figure 1.111.

FIGURE 1.109: Variation of reactance with frequency for a capacitor

FIGURE 1.110: Voltage and current waveforms for a pure capacitor (the current leads the voltage by 90˚)

www.newnespress.com

132

Chapter 1

FIGURE 1.111: Phasor diagram for a pure capacitor

Example 1.81 Determine the reactance of a 1 mF capacitor at (a) 100 Hz and (b) 10 kHz. Solution This problem is solved using the expression: XC ¼

1 2pfC

(a) At 100 Hz: XC ¼

1 2p  100  1  10

6

¼

0:159 ¼ 1:59  103 10 4

or, XC ¼ 1:59 kO (b) At 10 kHz: XC ¼

1 2p  1  104  1  10

6

¼

or, XC ¼ 15:9O

www.newnespress.com

0:159 ¼ 0:159  102 10 2

The Fundamentals

133

Example 1.82 A 100 nF capacitor is to form part of a filter connected across a 240V 50 Hz mains supply. What current will flow in the capacitor? Solution First we must find the reactance of the capacitor: XC ¼

1 2p  50  100  10

9

¼ 31:8  103 ¼ 31:8 kO

The r.m.s. current flowing in the capacitor will thus be: IC ¼

1.4.8

VC 240 ¼ 7:5  10 ¼ XC 31:8  103

3

¼ 7:5 mA

Inductive Reactance

The reactance of an inductor is defined as the ratio of applied voltage to current and, like resistance, it is measured in ohms. The reactance of an inductor is directly proportional to both the value of inductance and the frequency of the applied voltage. Inductive reactance can be found by applying the formula: XL ¼ 2pfL where XL is the reactance in O, f is the frequency in Hz, and L is the inductance in H. Inductive reactance increases linearly with frequency as shown in Figure 1.112. The applied voltage, VL, and current, IL, developed across a pure inductive reactance will differ in phase by an angle of 90 or p/2 radians (the current lags the voltage). This relationship is illustrated in the current and voltage waveforms (drawn to a common time scale) shown in Figure 1.113 and as a phasor diagram shown in Figure 1.114.

www.newnespress.com

134

Chapter 1

FIGURE 1.112: Variation of reactance with frequency for an inductor

FIGURE 1.113: Voltage and current waveforms for a pure inductor (the voltage leads the current by 90˚)

FIGURE 1.114: Phasor diagram for a pure inductor

www.newnespress.com

The Fundamentals

135

Example 1.83 Determine the reactance of a 10 mH inductor at (a) 100 Hz and (b) at 10 kHz. Solution (a) at 100 Hz: XL ¼ 2p  100  10  10

3

¼ 6:28O

(b) At 10 kHz: XL ¼ 2p  10  103  10  10

3

¼ 628O

Example 1.84 A 100 mH inductor of negligible resistance is to form part of a filter which carries a current of 20 mA at 400 Hz. What voltage drop will be developed across the inductor? Solution The reactance of the inductor will be given by: XL ¼ 2p  400  100  10

3

¼ 251O

The r.m.s. voltage developed across the inductor will be given by: VL ¼ IL  XL ¼ 20 mA  251O ¼ 5:02V In this example, it is important to note that we have assumed that the DC resistance of the inductor is negligible by comparison with its reactance. Where this is not the case, it will be necessary to determine the impedance of the component and use this to determine the voltage drop.

1.4.9

Impedance

Figure 1.115 shows two circuits which contain both resistance and reactance. These circuits are said to exhibit impedance (a combination of resistance and reactance) which, like resistance and reactance, is measured in ohms.

www.newnespress.com

136

Chapter 1

FIGURE 1.115: (A) C and R in series (B) L and R in series (note that both circuits exhibit an impedance) The impedance of the circuits shown in Figure 1.115 is simply the ratio of supply voltage, VS, to supply current, IS. The impedance of the simple C-R and L-R circuits shown in Figure 1.115 can be found by using the impedance triangle shown in Figure 1.116. In either case, the impedance of the circuit is given by: pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi Z ¼ R2 þ X 2

and the phase angle (between VS and IS) is given by:   1 X f ¼ tan R

where Z is the impedance (in ohms), X is the reactance, either capacitive or inductive (expressed in ohms), R is the resistance (in ohms), and f is the phase angle in radians.

FIGURE 1.116: The impedance triangle Example 1.85 A 2 mF capacitor is connected in series with a 100O resistor across a 115V 400 Hz AC supply. Determine the impedance of the circuit and the current taken from the supply.

www.newnespress.com

The Fundamentals

137

Solution First we must find the reactance of the capacitor, XC: XC ¼

1 1 ¼ 2pfC 6:28  400  2  10

6

106 ¼ 199O 5; 024

¼

Now we can find the impedance of the C-R series circuit: pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi Z ¼ R2 þ X2 ¼ 1992 þ 1002 ¼ 49; 601 ¼ 223O

The current taken from the supply can now be found: IS ¼

VS 115 ¼ 0:52A ¼ 223 Z

1.4.10 Power Factor The power factor in an AC circuit containing resistance and reactance is simply the ratio of true power to apparent power. Hence: power factor ¼

true power apparent power

The true power in an AC circuit is the power which is actually dissipated in the resistive component. Thus: true power ¼ IS2  R ðwattsÞ The apparent power in an AC circuit is the power which is apparently consumed by the circuit and is the product of the supply current and supply voltage (note that this is not the same as the power which is actually dissipated as heat). Hence: apparent power ¼ IS2  VS ðvolt - amperesÞ Hence: power factor ¼

IS2  R IS2  R R ¼ ¼ IS  VS IS  ðIS  ZÞ Z

www.newnespress.com

138

Chapter 1

From Figure 1.116, R ¼ cosf Z Hence, the power factor of a series AC circuit can be found from the cosine of the phase angle. Example 1.86 A choke (a form of inductor) having an inductance of 150 mH and resistance of 250O is connected to a 115V 400 Hz AC supply. Determine the power factor of the choke and the current taken from the supply. Solution First we must find the reactance of the inductor, XL ¼ 2p  400  0:15 ¼ 376:8O We can now determine the power factor from: power factor ¼

R 250 ¼ ¼ 0:663 Z 376:8

The impedance of the choke, Z, will be given by: pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi Z ¼ R2 þ X2 ¼ 376:82 þ 2502 ¼ 452O Finally, the current taken from the supply will be: IS ¼

1.4.11

VS 115 ¼ 0:254A ¼ 452 Z

L-C Circuits

Two forms of L-C circuits are illustrated in Figure 1.117. Figure 1.117(A) is a series resonant circuit, while Figure 1.117(B) constitutes a parallel resonant circuit. The impedance of both circuits varies in a complex manner with frequency. The impedance of the series circuit in Figure 1.117(A) is given by: pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi Z ¼ XL 2 XC 2

www.newnespress.com

The Fundamentals

139

FIGURE 1.117: Series resonant and parallel resonant L-C and L-C-R circuits

where Z is the impedance of the circuit (in ohms), and XL and XC are the reactances of the inductor and capacitor respectively (both expressed in ohms). The phase angle (between the supply voltage and current) will be þp/2 rad (i.e., þ90 ) when XL > XC (above resonance) or p/2 rad (or 90 ) when XC > XL (below resonance). At a particular frequency (known as the series resonant frequency) the reactance of the capacitor, XC, will be equal in magnitude (but of opposite sign) to that of the inductor, XL. Due to this effective cancellation of the reactance, the impedance of the series resonant circuit will be zero at resonance. The supply current will have a maximum value at resonance (infinite in the case of a perfect series resonant circuit supplied from an ideal voltage source!). The impedance of the parallel circuit in Figure 1.117B is given by: XL  XC Z ¼ pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi XL 2 XC 2

where Z is the impedance of the circuit (in O), and XL and XC are the reactances of the inductor and capacitor, respectively (both expressed in O). The phase angle (between the supply voltage and current) will be þp/2 rad (i.e., þ90 ) when XL > XC (above resonance) or p/2 rad (or 90 ) when XC > XL (below resonance).

www.newnespress.com

140

Chapter 1

At a particular frequency (known as the parallel resonant frequency) the reactance of the capacitor, XC, will be equal in magnitude (but of opposite sign) to that of the inductor, XL. At resonance, the denominator in the formula for impedance becomes zero and thus the circuit has an infinite impedance at resonance. The supply current will have a minimum value at resonance (zero in the case of a perfect parallel resonant circuit).

1.4.12

L-C-R Circuits

Two forms of L-C-R network are illustrated in Figs 1.117(C)and 1.117(D); Figure 1.117 (C) is series resonant while Figure 1.117(D) is parallel resonant. As in the case of their simpler L-C counterparts, the impedance of each circuit varies in a complex manner with frequency. The impedance of the series circuit of Figure 1.117(C) is given by: qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi Z ¼ R2 þ ðXL XC Þ2

where Z is the impedance of the series circuit (in ohms), R is the resistance (in O), XL is the inductive reactance (in O) and XC is the capacitive reactance (also in O). At resonance the circuit has a minimum impedance (equal to R). The phase angle (between the supply voltage and current) will be given by: f ¼ tan

1

 XL

XC R



The impedance of the parallel circuit of Figure 1.117(D) is given by: R  XL  XC Z ¼ qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi ðXL 2 XC 2 Þ þ R2 ðXL XC Þ2

where Z is the impedance of the series circuit (in ohms), R is the resistance (in O), XL is the inductive reactance (in O) and XC is the capacitive reactance (also in O). At resonance the circuit has a minimum impedance (equal to R). The phase angle (between the supply voltage and current) will be given by: f ¼ tan

www.newnespress.com

1

RðXL XC Þ XL  XC

The Fundamentals

141

1.4.13 Resonance The frequency at which the impedance is minimum for a series resonant circuit or maximum in the case of a parallel resonant circuit is known as the resonant frequency. The resonant frequency is given by: f ¼

1 pffiffiffiffiffiffi 2p LC

where f0 is the resonant frequency (in hertz), L is the inductance (in henries) and C is the capacitance (in farads). Typical impedance-frequency characteristics for series and parallel tuned circuits are shown in Figs 1.118 and 1.119. The series L-C-R tuned circuit has a minimum impedance at resonance (equal to R) and thus maximum current will flow. The circuit is consequently known as an acceptor circuit. The parallel L-C-R tuned circuit has a maximum impedance at resonance (equal to R) and thus minimum current will flow. The circuit is consequently known as a rejector circuit.

FIGURE 1.118: Impedance versus frequency for a series L-C-R acceptor circuit

www.newnespress.com

142

Chapter 1

FIGURE 1.119: Impedance versus frequency for a parallel L-C-R rejector circuit

1.4.14

Quality Factor

The quality of a resonant (or tuned) circuit is measured by its Q-factor. The higher the Q-factor, the sharper the response (narrower bandwidth), conversely the lower the Q-factor, the flatter the response (wider bandwidth), see Figure 1.120. In the case of the series tuned circuit, the Q-factor will increase as the resistance, R, decreases. In the case of the parallel tuned circuit, the Q-factor will increase as the resistance, R, increases. The response of a tuned circuit can be modified by incorporating a resistance of

FIGURE 1.120: Effect of Q-factor on the response of a parallel resonant circuit (the response is similar, but inverted, for a series resonant circuit)

www.newnespress.com

The Fundamentals

143

appropriate value either to “dampen” (low-Q) or “sharpen” (high-Q) the response. The relationship between bandwidth and Q-factor is: Bandwidth ¼ f2

f1 ¼

f0 2pf0 L and Q ¼ R Q

where f2 and f1 are respectively the upper and lower cut-off (or half-power) frequencies (in Hertz), f0 is the resonant frequency (in hertz), and Q is the Q-factor (see Figure 1.121).

FIGURE 1.121: Bandwidth of a tuned circuit Example 1.87 A parallel L-C circuit is to be resonant at a frequency of 400 Hz. If a 100 mH inductor is available, determine the value of capacitance required. Solution Rearranging the formula: f ¼ to make C the subject gives: C¼

1 pffiffiffiffiffiffi 2p LC 1 f02 ð2pÞ2 L

www.newnespress.com

144

Chapter 1

Thus: C¼

1 400  39:4  100  10 2

3

6

¼ 1:58  10

¼ 1:58 mF

This value can be made from preferred values using a 2.2 mF capacitor connected in series with a 5.6 mF capacitor.

Example 1.88 A series L-C-R circuit comprises an inductor of 20 mH, a capacitor of 10 nF, and a resistor of 100O. If the circuit is supplied with a sinusoidal signal of 1.5V at a frequency of 2 kHz, determine the current supplied and the voltage developed across the resistor.

Solution First we need to determine the values of inductive reactance, XL, and capacitive reactance XC: XL ¼ 20p fL ¼ 6:28  2  103  20  10 XC ¼

1 1 ¼ 3 2pfC 6:28  2  10  100  10

3

9

¼ 251O ¼ 796:2O

The impedance of the series circuit can now be calculated: qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi Z ¼ R2 þ ðXL XC Þ2 ¼ 1002 þ ð251:2 796:2Þ2

From which:



pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi 10; 000 þ 297; 025 ¼ 307; 025 ¼ 554O

The current flowing in the series circuit will be given by: I¼

V 1:5 ¼ ¼ 0:0027 ¼ 2:7 mA Z 554

The voltage developed across the resistor can now be calculated using: V ¼ IR ¼ 2:7mA  100O ¼ 270 mV

www.newnespress.com

The Fundamentals

145

1.4.15 Transformers Transformers provide us with a means of coupling AC power or signals from one circuit to another. Voltage may be stepped-up (secondary voltage greater than primary voltage) or stepped-down (secondary voltage less than primary voltage). Since no increase in power is possible (transformers are passive components like resistors, capacitors and inductors) an increase in secondary voltage can only be achieved at the expense of a corresponding reduction in secondary current, and vice versa (in fact, the secondary power will be very slightly less than the primary power due to losses within the transformer). Typical applications for transformers include stepping-up or stepping-down mains voltages in power supplies, coupling signals in AF amplifiers to achieve impedance matching and to isolate DC potentials associated with active components. The electrical characteristics of a transformer are determined by a number of factors including the core material and physical dimensions. The specifications for a transformer usually include the rated primary and secondary voltages and current the required power rating (i.e., the maximum power, usually expressed in volt-amperes, VA) which can be continuously delivered by the transformer under a given set of conditions, the frequency range for the component (usually stated as upper and lower working frequency limits), and the regulation of a transformer (usually expressed as a percentage of full-load). This last specification is a measure of the ability of a transformer to maintain its rated output voltage under load. Table 1.17 summarizes the properties of three common types of transformer. Figure 1.124 shows the construction of a typical iron-cored power transformer.

1.4.16 Voltage and Turns Ratio The principle of the transformer is illustrated in Figure 1.125. The primary and secondary windings are wound on a common low-reluctance magnetic core. The alternating flux generated by the primary winding is therefore coupled into the secondary winding (very little flux escapes due to leakage). A sinusoidal current flowing in the primary winding produces a sinusoidal flux. At any instant the flux in the transformer is given by the equation: f ¼ fmax sinð2p ftÞ

www.newnespress.com

146

Chapter 1 Table 1.17: Characteristics of common types of transformers Transformer core type Iron cored (audio)

Iron cored (power)

Ferrite ring or pot

Laminated steel

Laminated steel

30M to 1G

10k to 10M

20 to 20k

50 to 400

Typical power rating (VA)

(see note)

1 to 200

0.1 to 50

3 to 500

Typical regulation

(see note)

(see note)

(see note)

5% to 15%

Typical applications

RF tuned circuits and filters

Filters and HF transformers, switched mode power supplies

Smoothing chokes and filters, audio matching

Power supplies

Property

Air cored

Ferrite cored

Core material/ construction

Air

Typical frequency range (Hz)

Note: Not usually important for this type of transformer.

FIGURE 1.122: A selection of transformers with power ratings from 0.1 VA to 100 VA

www.newnespress.com

The Fundamentals

147

FIGURE 1.123: Parts of a typical iron-cored power transformer prior to assembly

FIGURE 1.124: Construction of a typical iron-cored transformer

www.newnespress.com

148

Chapter 1

FIGURE 1.125: The transformer principle

where fmax is the maximum value of flux (in webers), f is the frequency of the applied current (in hertz), and t is the time in seconds. The r.m.s. value of the primary voltage, VP, is given by: VP ¼ 4:44 f NP fmax Similarly, the r.m.s. value of the secondary voltage, VS, is given by: VS ¼ 4:44 f NS fmax Now: VP NP ¼ VS NS where NP/NS is the turns ratio of the transformer.

www.newnespress.com

The Fundamentals

149

Assuming that the transformer is loss-free, primary and secondary powers (PP and PS, respectively) will be identical. Hence: PP ¼ PS

thus VP  IP ¼ VS  IP

Hence, VP IS ¼ VS IP

IS NP ¼ IP NS

and

Finally, it is sometimes convenient to refer to a turns-per-volt rating for a transformer. This rating is given by: turns-per-volt ¼

NP NP ¼ VP VS

Example 1.89 A transformer has 2,000 primary turns and 120 secondary turns. If the primary is connected to a 220V r.m.s. AC mains supply, determine the secondary voltage. Solution Rearranging: VP NP ¼ VS NS gives: VS ¼

NS  VP 120  220 ¼ ¼ 13:2V 2; 000 NP

Example 1.90 A transformer has 1,200 primary turns and is designed to operate with a 200V AC supply. If the transformer is required to produce an output of 10V, determine the number of secondary turns required. Assuming that the transformer is loss-free, determine the input (primary) current for a load current of 2.5A.

www.newnespress.com

150

Chapter 1

FIGURE 1.126: Resonant air-cored transformer arrangement. The two inductors are tuned to resonance at the operating frequency (145 MHz) by means of the two small preset capacitors

FIGURE 1.127: This small 1:1 ratio toroidal transformer forms part of a noise filter connected in the input circuit of a switched mode power supply. The transformer is wound on a ferrite core and acts as a choke, reducing the high-frequency noise that would otherwise be radiated from the mains supply wiring

www.newnespress.com

The Fundamentals

151

Solution Rearranging: VP NP ¼ VS NS gives: NS ¼

NP  VS 1; 200  10 ¼ ¼ 60 turns 200 VP

Rearranging: IS NP ¼ IP NS gives: NS ¼

NS  I S 200  2:5 ¼ 0:42A ¼ 1; 200 NP

1.5 Circuit Simulation Computer simulation provides you with a powerful and cost-effective tool for designing, simulating, and analyzing a wide variety of electronic circuits. In recent years, the computer software packages designed for this task have not only become increasingly sophisticated but also have become increasingly easy to use. Furthermore, several of the most powerful and popular packages are now available at low cost either in evaluation, “lite” or student versions. In addition, there are several excellent freeware and shareware packages. Whereas early electronic simulation software required that circuits were entered using a complex netlist that described all of the components and connections present in a circuit, most modern packages use an on-screen graphical representation of the circuit on test. This, in turn, generates a netlist (or its equivalent) for submission to the computational engine that actually performs the circuit analysis using mathematical models and algorithms. In order to describe the characteristics and behavior of components such as diodes and transistors, manufacturers often provide models in the form of a standard list of parameters.

www.newnespress.com

152

Chapter 1

FIGURE 1.128: Using Tina Pro to construct and test a circuit prior to detailed analysis

Most programs that simulate electronic circuits use a set of algorithms that describe the behavior of electronic components. The most commonly used algorithm was developed at the Berkeley Institute in the United States and it is known as SPICE (Simulation Program with Integrated Circuit Emphasis). Results of circuit analysis can be displayed in various ways, including displays that simulate those of real test instruments (these are sometimes referred to as virtual instruments). A further benefit of using electronic circuit simulation software is that, when a circuit design has been finalized, it is usually possible to export a file from the design/simulation software to a PCB layout package. It may also be possible to export files for use in screen printing or CNC drilling. This greatly reduces the time that it takes to produce a finished electronic circuit.

www.newnespress.com

The Fundamentals

1.5.1

153

Types of Analysis

Various types of analysis are available within modern SPICE-based circuit simulation packages. These usually include: 1.5.1.1 DC Analysis DC analysis determines the DC operating point of the circuit under investigation. In this mode any wound components (e.g., inductors and transformers) are shortcircuited and any capacitors that may be present are left open-circuit. In order to determine the initial conditions, a DC analysis is usually automatically performed prior to a transient analysis. It is also usually performed prior to an AC small-signal analysis in order to obtain the linearized, small-signal models for nonlinear devices. Furthermore, if specified, the DC small-signal value of a transfer function (ratio of output variable to input source), input resistance, and output resistance is also computed as a part of the DC solution. The DC analysis can also be used to generate DC transfer curves in which a specified independent voltage or current source is stepped over a user-specified range and the DC output variables are stored for each sequential source value. 1.5.1.2 AC Small-Signal Analysis The AC small-signal analysis feature of SPICE software computes the AC output variables as a function of frequency. The program first computes the DC operating point of the circuit and determines linearized, small-signal models for all of the nonlinear devices in the circuit (e.g., diodes and transistors). The resultant linear circuit is then analyzed over a user-specified range of frequencies. The desired output of an AC small-signal analysis is usually a transfer function (voltage gain, transimpedance, etc.). If the circuit has only one AC input, it is convenient to set that input to unity and zero phase, so that output variables have the same value as the transfer function of the output variable with respect to the input. 1.5.1.3 Transient Analysis The transient analysis feature of a SPICE package computes the transient output variables as a function of time over a user-specified time interval. The initial conditions are automatically determined by a DC analysis. All sources that are not time dependent (for example, power supplies) are set to their DC value.

www.newnespress.com

154

Chapter 1

FIGURE 1.129: An astable multivibrator circuit being simulated using B2 Spice

FIGURE 1.130: A Class B push-pull amplifier circuit being simulated by Multisim

www.newnespress.com

FIGURE 1.131: High-gain amplifier being analyzed using the 5Spice Analysis package

FIGURE 1.132: Gain and phase plotted as a result of small-signal AC analysis of the circuit in Figure 1.131

www.newnespress.com

FIGURE 1.133: High-gain amplifier being analyzed using the Tina Pro package

FIGURE 1.134: Gain and phase plotted as a result of small-signal AC analysis of the circuit in Figure 1.133

www.newnespress.com

The Fundamentals 1.5.1.4

157

Pole-zero Analysis

The pole-zero analysis facility computes the poles and/or zeros in the smallsignal AC transfer function. The program first computes the DC operating point and then determines the linearized, small-signal models for all the nonlinear devices in the circuit. This circuit is then used to find the poles and zeros of the transfer function.

FIGURE 1.135: Results of DC analysis of the circuit shown in Figure 1.133

FIGURE 1.136: Computer generated netlist for the circuit shown in Figure 1.131

www.newnespress.com

158

Chapter 1

FIGURE 1.137: Results of AC analysis of the circuit shown in Figure 1.133

Two types of transfer functions are usually supported. One of these determines the voltage transfer function (i.e., output voltage divided by input voltage) and the other usually computes the output transimpedance (i.e., output voltage divided by input current) or transconductance (i.e., output current divided by input voltage). These two transfer functions cover all the cases and one can make it possible to determine the poles/zeros of functions like impedance ratio (i.e., input impedance divided by output impedance) and voltage gain. The input and output ports are specified as two pairs of nodes. Note that, for complex circuits it can take some time to carry out this analysis and the analysis may fail if there is an excessive number of poles or zeros. 1.5.1.5 Small-Signal Distortion Analysis The distortion analysis facility provided by SPICE-driven software packages computes steady-state harmonic and inter-modulation products for small input signal magnitudes. If signals of a single frequency are specified as the input to the circuit, the complex values of the second and third harmonics are determined at every point in the circuit. If there are signals of two frequencies input to the circuit, the analysis finds out the complex values of the circuit variables at the sum and difference of the input frequencies, and at the difference of the smaller frequency from the second harmonic of the larger frequency.

www.newnespress.com

The Fundamentals 1.5.1.6

159

Sensitivity Analysis

Sensitivity analysis allows you to determine either the DC operating-point sensitivity or the AC small-signal sensitivity of an output variable with respect to all circuit variables, including model parameters. The software calculates the difference in an output variable (either a node voltage or a branch current) by perturbing each parameter of each device independently. Since the method is a numerical approximation, the results may demonstrate second order affects in highly sensitive parameters, or may fail to show very low but nonzero sensitivity. Further, since each variable is perturbed by a small fraction of its value, zero-valued parameters are not analyzed (this has the benefit of reducing what is usually a very large amount of data). 1.5.1.7

Noise Analysis

The noise analysis feature determines the amount of noise generated by the components and devices (e.g., transistors) present in the circuit that is being analyzed. When provided with an input source and an output port, the analysis

FIGURE 1.138: Using the virtual oscilloscope in Tina Pro to display the output voltage waveform for the circuit shown in Figure 1.133

www.newnespress.com

160

Chapter 1

FIGURE 1.139: Alternative waveform plotting facility provided in Tina Pro

calculates the noise contributions of each device (and each noise generator within the device) to the output port voltage. It also calculates the input noise to the circuit, equivalent to the output noise referred to the specified input source. This is done for every frequency point in a specified range. After calculating the spectral densities, noise analysis integrates these values over the specified frequency range to arrive at the total noise voltage/current (over this frequency range). 1.5.1.8 Thermal Analysis Many SPICE packages will allow you to determine the effects of temperature on the performance of a circuit. Most analyses are performed at normal ambient temperatures (e.g., 27 C) but it can be advantageous to look at the effects of reduced or increased temperatures, particularly where the circuit is to be used in an environment in which there is a considerable variation in temperature.

www.newnespress.com

The Fundamentals

161

FIGURE 1.140: Analysis of a Wien Bridge oscillator using B2 Spice.

FIGURE 1.141: Transient analysis of the circuit in Figure 1.140 produced the output waveform plot

www.newnespress.com

162

Chapter 1

1.5.2

Netlists and Component Models

The following is an example of how a netlist for a simple differential amplifier is constructed (note that the line numbers have been included solely for explanatory purposes): 1. SIMPLE DIFFERENTIAL PAIR 2. VCC 7 0 12 3. VEE 8 0 -12 4. VIN 1 0 AC 1 5. RS1 1 2 1K 6. RS2 6 0 1K 7. Q1 3 2 4 MOD1 8. Q2 5 6 4 MOD1 9. RC1 7 3 10K 10.

RC2 7 5 10K

11.

RE 4 8 10K

12.

MODEL MOD1 NPN BF ¼ 50 VAF¼50 IS¼1.E-12 RB¼100 CJC¼.5PF TF¼.6NS

13.

TF V(5) VIN

14.

AC DEC 10 1 100MEG

15.

END

Lines 2 and 3 define the supply voltages. VCC is þ12V and is connected between node 7 and node 0 (signal ground). VEE is –12V and is connected between node 8 and node 0 (signal ground). Line 4 defines the input voltage which is connected between node 1 and node 0 (ground) while lines 5 and 6 define 1 kO resistors (RS1 and RS2) connected between 1 and 2, and 6 and 0. Lines 7 and 8 are used to define the connections of two transistors (Q1 and Q2). The characteristics of these transistors (both identical) are defined by MOD1

The Fundamentals

163

(see line 12). Lines 9, 10 and 11 define the connections of three further resistors (RC1, RC2 and RE respectively). Line 12 defines the transistor model. The device is NPN and has a current gain of 50. The corresponding circuit is shown in Figure 1.142. Most semiconductor manufacturers provide detailed SPICE models for the devices that they produce. The following is a manufacturer’s SPICE model for a 2N3904 transistor: NPN (Is ¼ 6.734f Xti ¼ 3 Eg ¼ 1.11 Vaf ¼ 74.03 Bf ¼ 416.4 Ne ¼ 1.259 Ise ¼ 6.734 Ikf ¼ 66.78m Xtb ¼ 1.5 Br ¼ .7371 Nc ¼ 2 Isc ¼ 0 Ikr ¼ 0 Rc ¼ 1 Cjc ¼ 3.638p Mjc ¼ .3085 Vjc ¼ .75 Fc ¼ .5 Cje ¼ 4.493p Mje ¼ .2593 Vje ¼ .75 Tr ¼ 239.5n Tf ¼ 301.2p Itf ¼ .4 Vtf ¼ 4 Xtf ¼ 2 Rb ¼ 10)

FIGURE 1.142: Differential amplifier with the nodes marked for generating a netlist

www.newnespress.com

164

1.5.3

Chapter 1

Logic Simulation

As well as an ability to carry out small-signal AC and transient analysis of linear circuits (see Figure 1.130 and 1.143), modern SPICE software packages usually incorporate facilities that can be used to analyze logic and also “mixed-mode” (i.e., analog and digital) circuits. Several examples of digital logic analysis are shown in Figures 1.144, 1.145 and 1.146. Figure 1.144 shows a four-stage shift register based on J-K bistables. The result of carrying out an analysis of this circuit is shown in Figure 1.145. Finally, Figure 1.146 shows how a simple combinational logic circuit can be rapidly “assembled” and tested and its logical function checked. This circuit arrangement shows how the exclusive-OR function can be realized using only two-input NAND gates.

FIGURE 1.143: Cross-over distortion evident in the output waveform from the Class B amplifier shown in Figure 1.130

www.newnespress.com

The Fundamentals

165

FIGURE 1.144: Four-stage circulating shift register simulated using B2 Spice

FIGURE 1.145: Waveforms for the four stage circulating shift register in Figure 1.144

www.newnespress.com

166

Chapter 1

FIGURE 1.146: Using B2 Spice to check the function of a simple combinational logic circuit

1.6 Intuitive Circuit Design Mechanical engineers have it easy. They can see what they are working on most of the time. As an EE, you do not usually have that luxury. You have to imagine how those pesky electrons are flittering around in your circuit. We are going to cover some basic comparisons that use things you are familiar with to create an intuitive understanding of a circuit. As a side benefit, you will be able to hold your own in a mechanical discussion as well. There are several reasons to do this:  The typical person understands the physical world more intuitively than they understand the electrical one. This is because we interact with it using all of our senses, whereas the electrical world is still very magical, even to an

www.newnespress.com

The Fundamentals

167

educated engineer. This is because much of what happens inside a circuit cannot be seen, felt, or heard. Think about it. You flip on a light switch and the light goes on. You really don’t consider how the electricity caused it to happen. Drag a heavy box across the floor, and you certainly understand the principle of friction.  The rules for both disciplines are exactly the same. Once you understand one, you will understand the other. This is great, because you only have to learn the principles once. When you get a feel for what is happening inside a circuit, you can be an amazingly accurate troubleshooter. The human mind is an incredible instrument for simulation and, unlike a computer, it can make intuitive leaps to correct conclusions based on incomplete information. I believe that by learning these similarities you increase your mind’s ability to put together clues to the operation and results of a given system, resulting in correct analysis. This will help your mind to “simulate” a circuit.

1.6.1

Physical Equivalents of Electrical Components

Before we move on to the physical equivalents, let’s understand voltage, current and power. Voltage is the potential of the electron flow. Current is the amount of flow. Sometimes the best analogies are the old overused ones and that is true in this case. Think of it in terms of water in a squirt gun. Voltage is the amount of pressure in the gun. Pressure determines how far the water squirts, but a little pea shooter with a 30-foot shot and a dinky little stream won’t get you soaked. Current is the size of the water stream, but a large stream that doesn’t shoot far is not much help in a water fight. Voltage, current and power in electrical terms are related the same way. It is in fact a simple relationship; here is the equation: voltage  current ¼ power

ð1:1Þ

To get power you need both voltage and current. If either one of these are zero, you get zero power output. Let’s discuss three basic components and look at how they relate to voltage and current.

www.newnespress.com

168

1.6.2

Chapter 1

The Resistor is Analogous to Friction

Think about what happens when you drag a heavy box across the floor. A force called friction resists the movement of the box. This friction is related to the speed of the box. The faster you try to move the box, the more the friction resists your work. It can be described by an equation.

FIGURE 1.147: Friction resists smiley stick boy’s efforts

friction ¼

force speed

ð1:2Þ

Furthermore, the friction dissipates the energy loss in the system with heat. Let me rephrase that. Friction makes things get warm. Don’t believe me? Try rubbing your hands together right now. Did you feel the heat? That is caused by friction. The function of a resistor in an electrical circuit is equal to friction. The resistor resists the flow of electricity just like friction resists the speed of the box. And, guess what, it heats up as it does so. An equation called Ohm’s Law describes this relationship: resistance ¼

voltage current

ð1:3Þ

Do you see the similarity to the friction equation? They are exactly the same. The only real difference is the units you are working in.

1.6.3

The Inductor is Analogous to Mass

Let’s stay with the box example for now. First let’s eliminate friction, so as not to cloud our comprehension. The box is on a smooth track with virtually frictionless wheels.

www.newnespress.com

169

The Fundamentals

FIGURE 1.148: Wheels eliminate friction but smiley has a hard time getting it up to speed and stopping You notice that it takes some work to get the box going, but once moving, it coasts along nicely. In fact, it takes work to get it to stop again. How much work depends on how heavy the box is. This is known as the law of inertia. Newton postulated this long before electricity was discovered, but it applies very well to inductance. Mass resists a change in speed. Correspondingly, inductance resists a change in current. mass ¼

force  time speed

inductance ¼

1.6.4

ð1:4Þ

voltage  time current

ð1:5Þ

The capacitor is analogous to a spring

So what does a spring do? Take hold of a spring in your mind’s eye. Stretch it out and hold it, and then let it go. What happens? It snaps back into position. A spring has a capacity to store energy. When a force is applied, it will hold that energy till it is released. Capacitance is similar to the elasticity of the spring. (One note: the spring constant that you may remember from physics texts is the inverse of the elasticity.) I always thought it was nice that the word capacitor is used to represent a component that has the capacity to store energy. (Technically an inductor can store energy too. In a capacitor the energy is stored in the electric field that is generated in and around the cap; in an inductor energy is stored in the magnetic field that is generated. This energy stored in an inductor can be tapped very efficiently at high

www.newnespress.com

170

Chapter 1

currents. That is why most switching power supplies have an inductor in them as the primary passive component.) spring ¼

speed  time force

capacitance ¼

1.6.5

current  time force

ð1:6Þ ð1:7Þ

A Tank Circuit

Take the basic tank or LC circuit. What does it do? It oscillates. A perfect circuit would go on forever at the resonant frequency. How should this appear in our mechanical circuit? Think about the equivalents: an inductor and a capacitor, a spring and mass. In a thought experiment, hook the spring up to the box from the previous drawing. Now give it a tug. What happens? It oscillates.

FIGURE 1.149: Get this started and it will keep bouncing until friction brings it to a halt

1.6.6

A Complex Circuit

Let’s follow this reasoning for an LCR circuit. All we need to do is add a little resistance, or friction, to the mass-spring of the tank circuit. Let’s tighten the wheels on our box a little too much so that they rub. What will happen after you give the box a tug? It will bounce back and forth a bit till it comes to a stop. The friction in the wheels slows it

www.newnespress.com

The Fundamentals

171

down. This friction component is called a damper, because it dampens the oscillation. What is it that a resistor does to an LC circuit? It dampens the oscillation. There you have it, the world of electricity reduced to everyday items. Since these components are so similar, all the math tricks you may have learned apply as well to one system as they do to the other. Remember Fourier’s theorems? They were discovered for mechanical systems long before anyone realized that they work for electrical circuits as well. Remember all that higher math you used to know or are just now learning about—Laplace transforms, integrals, derivatives, etc.? It all works the same in both worlds. You can solve a mechanical system using Laplace methods just the same as an electrical circuit. Back in the ’50s and ’60s, the government spent mounds of dough using electrical circuits to model physical systems as described above. Why? You can get into all sorts of integrals, derivatives and other ugly math when modeling real-world systems. All that can get jumbled quickly after a couple of orders of complexity. Think about an artillery shell fired from a tank. How do you predict where it will land? You have the friction of the air, the mass of the shell, the spring of the recoil. Instead of trying to calculate all that math by hand, you can build a circuit with all the various electrical components representing the mechanical ones, hook up an oscilloscope, and fire away. If you want to test 1000 different weights of artillery at different altitudes, electrons are much cheaper than gunpowder.

Thumb Rules  It takes voltage and current to make power.  A resistor is like friction, it creates heat from current flow (resisting it), proportional to voltage across it.

 An inductor is like a mass.  A capacitor is like a spring.  The inductor is the inverse of the capacitor.

1.6.7

Learn an Intuitive Approach

1.6.7.1 Intuitive Signal Analysis I’m not sure if this is actually taught in school. This is my name for it. It is something I learned on my own in college and the workplace. I didn’t call it an actual discipline until I had been working for a while and had explained my methods to fellow engineers

www.newnespress.com

172

Chapter 1

to help them solve their own dilemmas. I do think, however, that a lot of so-called bright people out there use this skill without really knowing it or putting a name to it. They seem to be able to point to something you have been working on for hours and say “your problem is there.” They just seem to know intuitively what should happen. I believe this is a skill that can and should be taught. There are three underlying principles needed to apply intuitive signal analysis. (Let’s just call it ISA. After all, if I have any hope of this catching on in the engineering world, it has to have an acronym!) First, you must drill the basics. For example, what happens to the impedance of a capacitor as frequency increases? It goes down. You should know that type of information off the top of your head. If you do, you can identify a high-pass or low-pass filter immediately. How about the impedance of an inductor—what does it do as frequency increases? What does negative feedback do to an op-amp, how does its output change? You do not necessarily need to know every equation by heart, but you do need to know direction of the change. As far as the magnitude of the change is concerned, if you have a general idea of the strength of the signal that is usually enough to zero in on the part of the circuit that is not doing what you want it to. Second, you need experience and lots of it. You need to get a feel for how different components work. You need to spend a lot of time in the lab and you need to understand the basics of each component. You need to know what a given signal will do as it passes through a given component. Remember the physical equivalents of the basic components? These are the building blocks of your ability to visualize the operation of a circuit. You must imagine what is happening inside the circuit as the input changes. If you can visualize that, you can predict what the outputs will do. Third, break the problem down. “How do you eat an elephant?” the knowledge seeker asked the wise old man. “One bite at a time,” he replied. Pick a point to start and walk though it. Take the circuit and break it down into smaller chunks that can be handled easily. Draw arrows step by step that show the changes of signals in the circuit. “Does current go up here?” “Voltage at such and such point should be going down.” These are the types of questions and answers you should be mumbling to yourself. Again, one thing you do not need to know is what the output will be precisely. You do not need to memorize every equation in the book to intuitively know your circuit, but you do need to

www.newnespress.com

The Fundamentals

173

know what effect changing a value of a component will have. For example, given a low-pass RC filter and an AC signal input, if you increase the value of the capacitor, what should happen to the amplitude of the output? Will it get smaller or larger? You should know immediately with something this basic that the answer is “smaller.” You should also know that how much smaller depends on the frequency of the signal and the time constant of the filter. What happens as you increase current into the base of a transistor? Current through the collector increases. What happens to voltage across a resistor as current decreases? These are simple effects of components, but you would be surprised at how many engineers don’t know the answers to these types of questions off the top of their head. Spending a lot of time in the lab will help immensely to develop this skill. If you look at the response of a lot of different circuits many, many times, you will learn how they should act. When this knowledge is integrated, a wonderful thing happens. Your head becomes a circuit simulator. You will be able to sum up the effects caused by the various components in the circuit and intuitively understand what is happening. Let me show you an example.

VCC

PULL-UP CURRENT OUTPUT GOES DOWN INPUT GOES UP

OUTPUT

INPUT BASE CURRENT

FIGURE 1.150: Use arrows to visualize what is happening to voltage and current

www.newnespress.com

174

Chapter 1

Now at this time you may not have a clue as to what a transistor is, so you may need to file this example away until you get past the transistor chapter, but be sure to come back to it so that the “Aha!” light bulb clicks on over your head. The analysis idea is what I am trying to get across, as you need it early on, but it creates a type of chicken-and-egg dilemma when it comes to an example. So for now, consider this example with the knowledge that the transistor is a device that moves current through the output that is proportional to the current through the base. As voltage at the input above increases, base current increases. This causes the pullup current to increase, resulting in a larger voltage drop across the pull-up resistor. This means the voltage at the output must go down as the voltage at the input goes up. That is an example of putting it all together to really understand how a circuit works. One way to develop this intuitive understanding is by use of computer simulators. It is easy to change a value and see what effect it has on the output and you can try several different configurations in a short amount of time. However, you have to be careful with these tools. It is easy to fall into a common trap, trusting the simulator so much that you will think there is something wrong with the real world when it doesn’t work right in the lab. The real world is not at fault! It is the simulator that is missing something. I think it is best for the engineer to begin using simulators to model simple circuits. Don’t jump into a complex model until you grasp what the basic components do—for example, modeling a step input into a RC circuit. With a simple model like this, change the values of R and C to see what happens. This is one way an engineer can develop the correct intuitive understanding of these two components. One word of warning though—don’t spend all your time on the simulator. Make sure you get some good bench time too. You will find this signal analysis skill very useful in diagnosing problems as well as in your design efforts. As your intuitive understanding increases, you will be able to leap to correct conclusions without all the necessary facts. You will know when you are modeling something incorrectly because the result just doesn’t look right. Intuition is a skill no computer has, so make sure you take advantage of it!

www.newnespress.com

The Fundamentals

175

Thumb Rules  Drill the basics; know the basic formulas by heart.  Get a lot of experience with basic circuits; the goal is to intuitively know how a signal will be affected by a component. Spend a lot of time on the bench!

 Break the problem down; draw arrows and notes on the schematic that indicate what the signal is doing.

 Determine what direction the signal is going; is it inversely related or directly related?  Develop estimation abilities.  Spend time on the bench with a scope and simple components.

1.6.8

“Lego” Engineering

1.6.8.1 Building Blocks OK, so I came up with a fourth item. One of my instructors taught me a secret that I would like to pass on. Almost every discipline is easier to understand than you might think. The secret professors don’t want you to know is there are usually about five or six basic principles or equations that lie at the bottom of the pile, so to speak. These fundamentals, once they are grasped, will allow you to derive the rest of the principles or equations in that field. They are like the old simple LegosW; you had five or six shapes to make everything. If you truly understand these few basic fundamentals in a given discipline, you will excel in that discipline. One other thing this instructor often said was that all the great discoveries were only one or two levels above these fundamentals. This means if you really know the basics well, you will excel at the rest. One thing you can be sure of is the human tendency to forget. All the higher level stuff is often left unused and will quickly be forgotten, but even an engineer-turned-manager like me uses the basics nearly every day. Since this is a book on electrical engineering, let’s list the fundamental equations for electrical circuits as I see them:  Ohm’s Law  Voltage divider rule  Capacitors impede changes in voltage  Inductors impede changes in current

www.newnespress.com

176

Chapter 1

 Series and parallel resistors  Thevenin’s theorem Let me touch on a couple of examples. You may say, “You didn’t even list series and parallel capacitors. Isn’t that a basic rule?” Well, you are right, it is fairly basic but it really isn’t at the bottom of the pile. Series and parallel resistors are even more fundamental, because all that really happens when you add in the caps is the frequency of the signal is taken into account, other than that it is exactly the same equation! You would be better served to understand how a capacitor or inductor works and apply it to the basics than try to memorize too many equations. “What about Norton’s theorem?” you might ask. Bottom line, it is just the flip side of Thevenin’s theorem, so why learn two when one will do? I prefer to think of it terms of voltage so I set this to memory. You could work in terms of current and use Norton’s theorem, but you would arrive at the same answer at the end of the day. So pick one and go with it. You can always look the more advanced stuff up, but most of the time a solid application of the basics will force the problem at hand to submit to your engineering prowess. These six rules are things that you should memorize, understand and be able to do approximations of in your head. These are the rules that will make the intuition you are developing a powerful tool. It will unleash the simulation capability that you have right in your own brain. If you really take this advice to heart, years down the road when you’ve advance to “management” and you have forgotten all the advanced stuff you used to know, you will still be able to solve engineering problems to the amazement of your engineers. This can be generalized to all disciplines. Look at what you are trying to learn, figure out the few basic points being made from which you can derive the rest, and you will have discovered the basic “Legos” for that subject. Those are what you should know forward and backward to succeed in that field. Besides, Legos are fun, aren’t they?

Thumb Rules  There are a few rules in any discipline from which you can derive the rest.  Learn these rules by heart; gain an intuitive understanding of them.  Most significant discoveries are only a level or two above these basics.

www.newnespress.com

The Fundamentals

177

1.7 Troubleshooting Basics 1.7.1

If Only Everything Would Always Go Right. . .

Why are we interested in troubleshooting? Because even the best engineers take on projects whose requirements are so difficult and challenging that the circuits don’t work as expected—at least not the first time. I don’t have data on switching regulators, but I read in an industry study that when disk drives are manufactured, the fraction that fails to function when power is first applied typically ranges from 20 to 70%. Of course, this fraction may occasionally fall as low as 1% and rise as high as 100%. But, on the average, production engineers and technicians must be prepared to repair 20, 40, or 60% of these complex units. Switching-regulated power supplies can also be quite complex. If you manufacture them in batches of 100, you shouldn’t be surprised to find some batches with 12 pieces that require troubleshooting and other batches that have 46 such pieces. The troubleshooting may, as you well know, be tough with a new product whose bugs haven’t been worked out. But it can be even tougher when the design is old and the parts it now uses aren’t quite like the ones you used to be able to buy. Troubleshooting can be tougher still when there isn’t much documentation describing how the product is supposed to work, and the designer isn’t around any more. If there’s ever a time when troubleshooting isn’t needed, it’s just a temporary miracle. You might try to duck your troubleshooting for a while. You might pretend that you can avoid the issue. And, what if you decide that troubleshooting isn’t necessary? You may find that your first batch of products has only three or four failures, so you decide that you don’t need to worry. The second batch has a 12% failure rate, and most of the rejects have the same symptoms as those of the first batch. The next three batches have failure rates of 23, 49, and 76%, respectively. When you finally find the time to study the problems, you will find that they would have been relatively easy to fix if only you had started a couple of months earlier. That’s what Murphy’s Law can do to you if you try to slough off your troubleshooting chores. . .we have all seen it happen. If you have a bunch of analog circuits that you have to troubleshoot, well, why don’t you just look up the troubleshooting procedures in a book? The question is excellent, and the answer is very simple: Until now, almost nothing has been written about the troubleshooting of these circuits. The best previous write-up that I have found is a couple pages in a book by Jiri Dostal (Ref. 1.5). He gives some basic

www.newnespress.com

178

Chapter 1

procedures for looking for trouble in a fairly straightforward little circuit: a voltage reference/regulator. As far as Dostal goes, he does quite well. But, he only offers a few pages of troubleshooting advice, and there is much to explain beyond what he has written. Another book that has several good pages about the philosophy of troubleshooting is by John I. Smith (Ref. 1.6). Smith explains some of the foibles of wishing you had designed a circuit correctly when you find that it doesn’t work “right.” Unfortunately, it’s out of print. Analog Devices sells a Data Converter Handbook (Ref. 1.7), and it has a few pages of good ideas and suggestions on what to look for when troubleshooting data converter and analog circuits. What’s missing, though, is general information. When I started writing about this troubleshooting stuff, I realized there was a huge vacuum in this area. So I have filled it up, and here we are. You’ll probably use general-purpose test equipment. What equipment can you buy for troubleshooting? For now, let me observe that if you have several million dollars worth of circuits to troubleshoot, you should consider buying a $100,000 tester. Of course, for that price you only get a machine at the low end of the line. And, after you buy the machine, you have to invest a lot of time in fixturing and software before it can help you. Yes, you can buy a $90 tester that helps locate short circuits on a PC board but, in the price range between $90 and $100,000, there isn’t a lot of specialized troubleshooting equipment available. If you want an oscilloscope, you have to buy a general-purpose oscilloscope; if you want a DVM, it will be a generalpurpose DVM. Now, it’s true that some scopes and some DVMs are more suitable for troubleshooting than others (and I will discuss the differences in the next chapter), but, to a large extent, you have to depend on your wits. Your wits: Ah, very handy to use, your wits—but, then what? One of my favorite quotes from Jiri Dostal’s book says that troubleshooting should resemble fencing more closely than it resembles wrestling. When your troubleshooting efforts seem like wrestling in the mud with an implacable opponent (or component), then you are probably not using the right approach. Do you have the right tools, and are you using them correctly? Do you know how a failed component will affect your circuit, and do you know what the most likely failure modes are? Ah, but do you know how to think about Trouble? That is this section’s main lesson.

www.newnespress.com

The Fundamentals

179

Even things that can’t go wrong, do. One of the first things you might do is make a list of all the things that could be causing the problem. This idea can be good up to a point. I am an aficionado of stones about steam engines, and here is a story from the book Muster Builders of Steam (Ref. 1.8). A class of new 3-cylinder4-6-0 (four small pilot wheels in front of the drive wheels, six drive wheels, no little trailing wheels) steam engines had just been designed by British designer W. A. Stanier, and they were—perfect stinkers. They simply would not steam.” So the engines’ designers made a list of all the things that could go wrong and a list of all the things that could not be at fault; they set the second list aside. The designers specified changes to be made to each new engine in hopes of solving the problem: “Teething troubles bring modifications, and each engine can carry a different set of modifications.” The manufacturing managers “shuddered as these modified drawings seemed to pour in from Derby (Ed: site of the design facility—the Drawing Office), continually upsetting progress in the works.” (Lots of fun for the manufacturing guys, eh?) In the end, the problem took a long time to find because it was on the list of “things that couldn’t go wrong.” Allow me to quote the deliciously horrifying words from the text: “Teething troubles always present these two difficulties: that many of the clues are very subjective and that the ‘confidence trick’ applies. By the latter I mean when a certain factor is exonerated as trouble-free based on a sound premise, and everyone therefore looks elsewhere for the trouble: whereas in fact, the premise is not sound and the exonerated factor is guilty. In Stanier’s case this factor was low super-heat. So convinced was he that a low degree of super-heat was adequate that the important change to increased superheater area was delayed far longer than necessary. There were some very sound men in the Experimental Section of the Derby Loco Drawing Office at that time, but they were young and their voice was only dimly heard. Some of their quite painstaking superheater test results were disbelieved.” But, of course, nothing like that ever happened to anybody you know—right?

1.7.2

Experts Have no Monopoly on Good Advice

Another thing you can do is ask advice only of “experts.” After all, only an expert knows how to solve a difficult problem—right? Wrong! Sometimes, a major reason you can’t find your problem is because you are too close to it—you are

www.newnespress.com

180

Chapter 1

blinded by your familiarity. You may get excellent results by simply consulting one or two of your colleagues who are not as familiar with your design: they may make a good guess at a solution to your problem. Often a technician can make a wise (or lucky) guess as easily as can a savvy engineer. When that happens, be sure to remember who saved your neck. Some people are not just “lucky”; they may have a real knack for solving tricky problems, for finding clues, and for deducing what is causing the trouble. Friends like these can be more valuable than gold. At National Semiconductor, we usually submit a newly designed circuit layout to a review by our peers. I invite everybody to try to win a Beverage of Their Choice by catching a real mistake in my circuit. What we really call this is a “Beercheck.” It’s fun because if I give away a few pitchers of brew, I get some of my dumb mistakes corrected—mistakes that I myself might not have found until a much-later, more-painful, and more-expensive stage. Furthermore, we all get some education. And, you can never predict who will find the little picky errors or the occasional real killer mistake. All technicians and engineers are invited.

1.7.3

Learn to Recognize Clues

There are four basic questions that you or I should ask when we are brought in to do troubleshooting on someone else’s project:    

Did it ever work right? What are the symptoms that tell you it’s not working right? When did it start working badly or stop working? What other symptoms showed up just before, just after, or at the same time as the failure?

As you can plainly see, the clues you get from the answers to these questions might easily solve the problem right away; if not, they may eventually get you out of the woods. So even if a failure occurs on your own project, you should ask these four questions—as explicitly as possible—of yourself or your technician or whoever was working on the project. For example, if your roommate called you to ask for a lift because the car had just quit in the middle of a freeway, you would ask whether anything else happened or if the car just died. If you’re told that the headlights seemed to be getting dimmer and dimmer, that’s a clue.

www.newnespress.com

The Fundamentals

181

FIGURE 1.151: Peer review is often effective for wringing problems out of designs. Here, the author gets his comeuppance from colleagues who have spotted a problem because they are not as overly familiar with his circuit layout as he is. (Photo by Steve Allen.)

1.7.4

Ask Questions; Take Notes; Record Amount of Funny

When you ask these four questions, make sure to record the answers on paper— preferably in a notebook. As an old test manager I used to work with, Tom Milligan, used to tell his technicians, “When you are taking data, if you see something funny, Record Amount of Funny.” That was such a significant piece of advice, we called it Milligan’s Law. A few significant notes can save you hours of work. Clues are where you find them; they should be saved and savored. Ask not only these questions but also any other questions suggested by the answers. For example, a neophyte product engineer will sometimes come to see me with a batch of ICs that have a terrible yield at some particular test. I’ll ask if the parts failed any other tests, and I’ll hear that nobody knows because the tester doesn’t continue to test a part after it detects a failure. A more experienced engineer would have already retested the devices in the RUN ALL TESTS mode, and that is exactly what I instruct the neophyte to do. Likewise, if you are asking another person for advice, you should have all the facts laid out straight, at least in your head, so that you can be clear and not add to the confusion.

www.newnespress.com

182

Chapter 1

I’ve worked with a few people who tell me one thing and a minute later start telling me the opposite. Nothing makes me lose my temper faster! Nobody can help you troubleshoot effectively if you aren’t sure whether the circuit is running from þ12V or 12V and you start making contradictory statements. And, if I ask when the device started working badly, don’t tell me, “At 3:25 PM.” I’m looking for clues, such as, “About two minutes after I put it in the 125 C oven,” or, “Just after I connected the 4O load.” So just as we can all learn a little more about troubleshooting, we can all learn to watch for the clues that are invaluable for fault diagnosis.

1.7.5

Methodical, Logical Plans Ease Troubleshooting

Even a simple problem with a resistive divider offers an opportunity to concoct an intelligent troubleshooting plan. Suppose you had a series string of 128 1 kO resistors. (See Figure 1.152.) If you applied 5V to the top of the string and 0V to the bottom, you would expect the midpoint-of the string to be at 2.5V. If it weren’t 2.5V but actually 0V, you could start your troubleshooting by checking the voltage on each resistor, working down from the top, one by one. But that strategy would be absurd! Check the voltage at, say, resistor #96, the resistor which is halfway up from the midpoint to the top. Then, depending on whether that test is high, low, or reasonable, try at #112 or #80—at 5/8 or 7/8 of the span—then at #120 or #l04 or #88 or #72, branching along in a sort of binary search—that would be much more effective. With just a few trials (about seven) you could find where a resistor was broken open or shorted to ground. Such branching along would take a lot fewer than the 64 tests you would need to walk all the way down the string. Further, if an op-amp circuit’s output were pegged, you would normally check the circuit’s op-amp, resistors, or conductors. You wouldn’t normally check the capacitors, unless you guessed that a shorted capacitor could cause the output to peg. Conversely, if the op-amp’s VOUT was a few dozen millivolts in error, you might start checking the resistors for their tolerances. You might not check for an open-circuited or wrong-value capacitor, unless you checked the circuit’s output with a scope and discovered it oscillating!! So, in any circuit, you must study the data—your “clues”—until they lead you to the final test that reveals the true cause of your problem. Thus, you should always first formulate a hypothesis and then invent a reasonable test or series of tests, the answers to which will help narrow down the possibilities of what is bad, and may in fact support your hypothesis. These tests should be performable. But you may define a test and then discover it is not performable or would be much too

www.newnespress.com

The Fundamentals

183

difficult to perform. Then I often think, “Well, if I could do that test, the answer would either come up ‘good’ or ‘bad.’ OK, so I can’t easily run the test. But if I assume that I’d get one or the other of the answers, what would I do next to nail down the solution? Can I skip to the next test?” For example, if I had to probe the first layer of metal on an IC with two layers of metal (because I had neglected to bring an important node up from the first metal to the second metal), I might do several other tests instead. I would do the other tests hoping that maybe I wouldn’t have to do that probing, which is rather awkward even if I can “borrow” a laser to cut through all the layers of oxide. If I’m lucky, I may never have to go back and do that “very difficult or nearly impossible” test. Of course, sometimes the actual result of a test is some completely unbelievable answer, nothing like the answers I expected. Then I have to reconsider—where were my assumptions wrong? Where was my thinking erroneous? Or, did I take my measurements correctly? Is my technician’s data really valid? That’s why troubleshooting is such a challenging business—almost never boring. On the other hand, it would be foolish for you to plan everything and test nothing. Because if you did that, you would surely plan some procedures that a quick test would show are unnecessary. That’s what they call “paralysis by analysis.” All things being equal, I would expect the planning and testing to require equal time. If the tests are very complicated and expensive, then the planning should be appropriately comprehensive. If the tests are simple, as in the case of the 128 resistors in series, you could make them up as you go along. For example, the list above of resistors #80, 112, 120, 104, 88, or 72 are nominally binary choices. You don’t have to go to exactly those places—an approximate binary search would be just fine.

1.7.6

You can make Murphy’s Law Work for You

Murphy’s Law is quite likely to attack even our best designs: “If anything can go wrong, it will.” But, I can make Murphy’s Law work for me. For example, according to this interpretation of Murphy’s Law, if I drive around with a fire extinguisher, if I am prepared to put out any fire—will that make sure that I never have a fire in my car? When you first hear it, the idea sounds dumb. But, if I’m the kind of meticulous person who carries a fire extinguisher, I may also be neat and refuse to do the dumb things that permit fires to start. Similarly, when designing a circuit I leave extra safety margins in areas where I cannot surely predict how the circuit will perform. When I design a breadboard, I often tell the

www.newnespress.com

184

Chapter 1

technician, “Leave 20% extra space for this section because I’m not sure that it will work without modifications. And, please leave extra space around this resistor and this capacitor because I might have to change those values.” When I design an IC, I leave little pads of metal at strategic points on the chip’s surface, so that I can probe the critical nodes as easily as possible. To facilitate probing when working with 2-layer metal, I bring nodes up from the first metal through vias to the second metal. Sometimes I leave holes in my Vapox passivation to facilitate probing dice. The subject of testability has often been addressed for large digital circuits, but the underlying ideas of Design For Testability are important regardless of the type of circuit you are designing. You can avoid a lot of trouble by thinking about what can go wrong and how to keep it from going wrong before the ensuing problems lunge at you. By planning for every possibility, you can profit from your awareness of Murphy’s Law. Now, clearly, you won’t think of every possibility. (Remember, it was something that couldn’t go wrong that caused the problems with Stanier’s loco-motives.) But, a little forethought can certainly minimize the number of problems you have to deal with.

FIGURE 1.152: If you discovered that the midpoint was not at 2.5V, but at 0V, how would you troubleshoot this circuit? How would you search to detect a short, or an open?

www.newnespress.com

The Fundamentals

1.7.7

185

Consider Appointing a Czar for a Problem Area

A few years ago we had so many nagging little troubles with band-gap reference circuits at National, that I decided (unilaterally) to declare myself “Czar of Band Gaps.” The main rules were that all successful band-gap circuits should be registered with the Czar so that we could keep a log book of successful circuits; all unsuccessful circuits, their reasons for failure, and the fixes for the failures should likewise be logged in with the Czar so that we could avoid repeating old mistakes; and all new circuits should be submitted to the Czar to allow him to spot any old errors. So far, we think we’ve found and fixed over 50% of the possible errors, before the wafers were fabricated, and we’re gaining. In addition, we have added Czars for start-up circuits and for trim circuits, and a Czarina for data sheet changes, and we are considering other czardoms. It’s a bit of a game, but it’s also a serious business to use a game to try to prevent expensive errors. I haven’t always been a good troubleshooter, but my “baptism of fire” occurred quite a few years ago. I had designed a group of modular data converters. We had to ship 525 of them, and some foolish person had bought only 535 PC (printed circuit) boards. When less than half of the units worked, I found myself in the trouble-shooting business because nobody else could imagine how to repair them. I discovered that I needed my best-triggering scope and my best DVM. I burned a lot of midnight oil. I got half-adozen copies each of the schematic and of the board layout. I scribbled notes on them of what the DC voltages ought to be, what the correct AC waveforms looked like, and where I could best probe the key waveforms. I made little lists of, “If this frequency is twice as fast as normal, look for Q17 to be damaged, but if the frequency is low, look for a short on bus B.” I learned where to look for solder shorts, hairline opens, cold-soldered joints, and intermittents. I diagnosed the problems and sent each unit back for repair with a neat label of what to change. When they came back, did they work? Some did—and some still had another level or two of problems. That’s the Onion Syndrome: You peel off one layer, and you cry; you peel off another layer, and you cry some more. . . By the time I was done, I had fixed all but four of the units, and I had gotten myself one hell of a good education in troubleshooting. After I found a spot of trouble, what did l do about it? First of all, I made some notes to make sure that the problem really was fixed when the offending part was changed. Then I sent the units to a good, neat technician who did precise repair work—much better

www.newnespress.com

186

Chapter 1

than a slob like me would do. Lastly, I sent memos to the manufacturing and QC departments to make sure that the types of parts that had proven troublesome were not used again, and I confirmed the changes with ECOs (Engineering Change Orders). It is important to get the paperwork scrupulously correct, or the alligators will surely circle back to vex you again.

1.7.8

Sloppy Documentation Can End in Chapter XI

I once heard of a similar situation where an insidious problem was causing nasty reliability problems with a batch of modules. The technician had struggled to find the solution for several days. Finally, when the technician went out for lunch, the design engineer went to work on the problem. When the technician came back from lunch, the engineer told him, “I found the problem; it’s a mismatch between Q17 and R18. Write up the ECO, and when I get back from lunch I’ll sign it.” Unfortunately, the good rapport between the engineer and the technician broke down: there was some miscommunication. The technician got confused and wrote up the ECO with an incorrect version of what should be changed. When the engineer came back from lunch, he initialed the ECO without really reading it and left for a two-week vacation. When he came back, the modules had all been “fixed,” potted, and shipped, and were starting to fail out in the field. A check of the ECO revealed the mistake—too late. The company went bankrupt. It’s a true story and a painful one. Don’t get sloppy with your paperwork; don’t let it happen to you.

1.7.9

Failure Analysis?

One of the reasons you do troubleshooting is because you may be required to do a Failure Analysis on the failure. That’s just another kind of paperwork. Writing a report is not always fun, but sometimes it helps clarify and crystallize your understanding of the problem. Maybe if a customer had forced my engineer friend to write exactly what happened and what he proposed to do about it, that disaster would not have occurred. When I have nailed down my little problem, I usually write down a scribbled quick report. One copy often goes to my boss, because he is curious why it’s been taking me so long. I usually give a copy to friends who are working on similar projects. Sometimes I hang a copy on the wall, to warn all my friends. Sometimes I send a copy to the manufacturer of a

www.newnespress.com

The Fundamentals

187

component that was involved. If you communicate properly, you can work to avoid similar problems in the future. Then there are other things you can do in the course of your investigation. When you find a bad component, don’t just throw it in a wastebasket. Sometimes people call me and say, “Your ICs have been giving me this failure problem for quite a while.” I ask, “Can you send me some of the allegedly bad parts?’ And they reply, “Naw, we always throw them in the wastebasket. . .” Please don’t do that, because often the ability to troubleshoot a component depends on having several of them to study. Sometimes it’s even a case of “NTF”—“No Trouble Found.” That happens more often than not. So if you tell me, “Pease, your lousy op-amps are failing in my circuit,” and there’s actually nothing wrong with the op-amps, but it’s really a misapplication problem—I can’t help you very well if the parts all went in the trash. Please save them, at least for a while. Label them, too. Another thing you can do with these bad parts is to open them up and see what you can see inside. Sometimes on a metal-can IC, after a few minutes with a hacksaw, it’s just as plain as day. For example, your technician says, “This op-amp failed, all by itself, and I was just sitting there, watching it, not doing anything.” But when you look inside, one of the input’s lead-bond wires has blown out, evaporated, and in the usage circuit, there are only a couple 10 kO resistors connected to it. Well, you can’t blow a lead bond with less than 300 mA. Something must have bumped against that input lead and shorted it to a source that could supply half an ampere. There are many cases where looking inside the part is very educational. When a capacitor fails, or a trim-pot, I get my hammer and pliers and cutters and hack-saw and look inside just to see how nicely it was (or wasn’t) built. To see if I can spot a failure mechanism—or a bad design. I’m just curious. But sometimes I learn a lot. Now, when I have finished my inspection, and I am still mad as hell because I have wasted a lot of time being fooled by a bad component—what do I do? I usually WIDLARIZE it, and it makes me feel a lot better. How do you WIDLARIZE something? You take it over to the anvil part of the vice, and you beat on it with a hammer, until it is all crunched down to tiny little pieces, so small that you don’t even have to sweep it off the floor. It sure makes you feel better. And you know that that component will never vex you again. That’s not a joke, because sometimes if you have a bad pot or a bad capacitor, and you just set it aside, a few months later you find it slipped back into your new circuit and is wasting your time again. When you WIDLARIZE something, that is not going to happen. And the late Bob Widlar is the guy who showed me how to do it.

www.newnespress.com

188

1.7.10

Chapter 1

Troubleshooting by Phone—A Tough Challenge

These days, I do quite a bit of troubleshooting by telephone. When my phone rings, I never know if a customer will be asking for simple information or submitting a routine application problem, a tough problem, or an insoluble problem. Often I can give advice just off the top of my head because I know how to fix what is wrong. At other times, I have to study for a while before I call back. Sometimes, the circuit is so complicated that I tell the customer to mail or transmit the schematic to me. On rare occasions, the situation is so hard to analyze that I tell the customer to put the circuit in a box with the schematic and a list of the symptoms and ship it to me. Or, if the guy is working just a few miles up the road, I will sometimes drop in on my way home, to look at the actual problem. Sometimes the problem is just a misapplication. Sometimes parts have been blown out and I have to guess what situation caused the overstress. Here’s an example: In June, a manufacturer of dental equipment complained of an unacceptable failure rate on LM317 regulators. After a good deal of discussion, I asked, “Where did these failures occur?” Answer: North Dakota. “When did they start to occur?” Answer: In February. I put two and two together and realized that the climate in a dentist’s office in North Dakota in February is about as dry as it can be, and is conducive to very high electrostatic potentials. The LM317 is normally safe against electrostatic discharges as high as 3 or 4 kV, but walking across a carpeted floor in North Dakota in February can generate much higher voltages than that. To make matters worse, the speed-control rheostat for this dental instrument was right out in the handle. The wiper and one end of the rheostat were wired directly to the LM317’s ADJUST pin; the other end of the rheostat was connected to ground by way of a 1 kO resistor located back in the main assembly (see Figure 1.153). The speed-control rheostat was just wired up to a ct as a lightning rod that conducted the ESD energy right into the ADJUST pin. The problem was easily solved by rewiring the resistor in series with the IC’s ADJUST pin. By swapping the wires and connecting the rheostat wiper to ground (see Figure 1.154), much less current would take the path to the ADJUST pin and the diffused resistors on the chip would not be damaged or zapped by the current surges. Of course, adding a small capacitor from the ADJ pin to ground would have done just as well, but some customers find it easier to justify moving a component than adding one. . .

www.newnespress.com

189

The Fundamentals

A similar situation occurs when you get a complaint from Boston in June, “Your op-amps don’t meet spec for bias current.” The solution is surprisingly simple: Usually a good scrub with soap and water works better than any other solvent to clean off the residual contaminants that cause leakage under humid conditions. (Fingerprints, for example. . .)

1.7.11 When Computers Replace Troubleshooters, Look Out Now, let’s think—what needs troubleshooting? Circuits? Television receivers? Cars? People? Surely doctors have a lot of troubleshooting to—they listen to symptoms and try to figure out the solution. What is the natural temptation? To let a computer do all the work! After all, a computer is quite good at listening to complaints and symptoms, asking wise questions, and proposing a wise diagnosis. Such a computer system is sometimes called an Expert System—part of the general field of Artificial Intelligence. But, I am still in favor of genuine intelligence. Conversely, people who rely on Artificial Intelligence are able to solve some kinds of problems, but you can never be sure if they can accommodate every kind of Genuine Stupidity as well as Artificial Stupidity. (That is the kind that is made up especially to prove that Artificial Intelligence works just great.) I won’t argue that the computer isn’t a natural for this job; it will probably be costeffective, and it won’t be absent-minded. But, I am definitely nervous because if computers do all the routine work, soon there will be nobody left to do the thinking +Vs

OUTPUT TO LOAD

IN LM 317

ADJ

OUT SPEED CONTROL AT FINGERTIPS

240

1K

LONG WIRES

1K

FIGURE 1.153: When you walk across a dry carpet and reach for the speed control, you draw an arc and most of the current from the wiper of the pot goes right into the LM3 17’s ADJ pin

www.newnespress.com

190

Chapter 1 +Vs

OUTPUT TO LOAD

IN LM 317 ADJ

OUT SPEED CONTROL AT FINGERTIPS

240

1K

LONG WIRES

1K

FIGURE 1.154: By merely swapping two wires, the ESD pulse is now sent to ground and does no harm when the computer gives up and admits it is stumped. I sure hope we don’t let the computers leave the smart troubleshooting people without jobs, whether the object is circuits or people. My concern is shared by Dr. Nicholas Lembo, the author of a study on how physicians make diagnoses, which was published in the New England Journal of Medicine. He recently told the Los Angeles Times, “With the advent of all the

www.newnespress.com

The Fundamentals

191

new technology, physicians aren’t all that much interested (in bedside medicine) because they can order a $300 to $400 test to tell them something they could have found by listening.” An editorial accompanying the study commented sadly: “The present trend. . .may soon leave us with a whole new generation of young physicians who have no confidence in their own ability to make worthwhile bedside diagnoses.” Troubleshooting is still an art, and it is important to encourage those artists.

1.7.12 The Computer Is Your Helper. . .and Friend. . .??? I read in the San Francisco Examiner (Ref. 1.9) about a case when SAS, the Scandinavian airline, implemented an “Expert System” for its mechanics: “Management knew something was wrong when the quality of the work started decreasing. It found the system was so highly mechanized that mechanics never questioned its judgment. So the mechanics got involved in its redesign. They made more decisions on the shop floor and used the computer to augment those decisions, increasing productivity and cutting down on errors. ‘A computer can never take over everything,’ said one mechanic. ‘Now there are greater demands on my judgment, (my job) is more interesting.’” What can I add? Just be thoughtful. Be careful about letting the computers take over.

1.7.13 No Problems?? No Problem. . .Just Wait. . . Now, let’s skip ahead and presume we have all the necessary tools and the right receptive attitude. What else do we need? What is the last missing ingredient? That reminds me of the little girl in Sunday School who was asked what you have to do to obtain forgiveness of sin. She shyly replied, “First you have to sin.” So, to do troubleshooting, first you have to have some trouble. But, that’s usually not a problem; just wait a few hours, and you’ll have plenty. Murphy’s Law implies that if you are not prepared for trouble, you will get a lot of it. Conversely, if you have done all your homework, you may avoid most of the possible trouble. I’ve tried to give you some insights on the philosophy of how to troubleshoot. Don’t believe that you can get help on a given problem from only one specific person. In any particular case, you can’t predict who might provide the solution. Conversely, when your buddy is in trouble and needs help, give it a try—you could turn out to be a hero. And, even if you don’t guess correctly, when you do find out what the solution is, you’ll have added another tool to your bag of tricks.

www.newnespress.com

192

Chapter 1

When you have problems, try to think about the right plan to attack and nail down the problem. So, if you do your “philosophy homework,” it may make life easier and better for you. You’ll be able not only to solve problems, but maybe even to avoid problems. That sounds like a good idea to me!

1.7.14

Choosing the Right Equipment

As discussed earlier, the most important thing you need for effective troubleshooting is your wits. In addition to those, however, you’ll normally want to have some equipment. This section itemizes the equipment that is necessary for most general troubleshooting tasks; some you can buy off the shelf, and some you can build yourself. Before you begin your troubleshooting task, you should know that the equipment you use has a direct bearing on the time and effort you must spend to get the job done. Also know that the equipment you need to do a good job depends on the kind of circuit or product you are working on. For example, a DVM may be unnecessary for troubleshooting some problems in digital logic. And, the availability and accessibility of equipment may present certain obstacles. If you only have a mediocre oscilloscope and your company can’t go out and buy or rent or borrow a fancy full-featured scope, then you will have to make do. If you lack a piece of equipment, be aware that you are going into battle with inadequate tools; certain clues may take you much longer than necessary to spot. In many cases when you spent too much time finding one small problem, the time was wasted simply because you were foolish or were unaware of a particular troubleshooting technique; but, in other cases, the time was wasted because of the lack of a particular piece of equipment. It’s important for you to recognize this lastmentioned situation. Learning when you’re wasting time because you lack the proper equipment is part of your education as a troubleshooter. In addition to the proper tools, you also need to have a full understanding of how both your circuit and your equipment are supposed to work. I’m sure you’ve seen engineers or technicians work for many fruitless hours on a problem and then, when they finally find the solution, say, “Oh, I didn’t know it was supposed to work that way.” You can avoid this scenario by using equipment that you are comfortable and familiar with. The following equipment is essential for most analog-circuit troubleshooting tasks. This list can serve as a guide to both those setting up a lab and those who

www.newnespress.com

The Fundamentals

193

just want to make sure that they have everything they need—that they aren’t missing any tricks. 1. A dual-trace oscilloscope. It’s best to have one with a sensitivity of 1 or 2 mV/cm and a bandwidth of at least 100 MHz. Even when you are working with slow op-amps, a wide-bandwidth scope is important because some transistors in “slow” applications can oscillate in the range of 80 or 160 MHz, and you should be able to see these little screams. Of course, when working with fast circuits, you may need to commandeer the lab’s fastest scope to look for glitches. Sometimes a peak-to-peak automatic triggering mode is helpful and time-saving. Be sure you know how all the controls work, so you don’t waste much time with setup and false-triggering problems. 2. Two or three scope probes. They should be in good condition and have suitable hooks or points. Switchable 1 /10 probes are useful for looking at both large and very small signals. You should be aware that 1 probes only have a 16- or 20-MHz bandwidth, even when used with a 100-MHz scope. When you use 10 probes, be sure to adjust the capacitive compensation of the probe by using the square-wave calibrator per Figure 1.155. Failure to do so can be a terrible time-wasting source of trouble. Ideally, you’ll want three probes at your disposal, so that you can have one for the trigger input and one for each channel. For general-purpose troubleshooting, the probes should have a long ground wire, but for high-speed waveforms you’ll need to change to a short ground wire (Figure 1.156) The shorter ground wires not only give you better frequency response and step response for your signal, but also better rejection of other noises around your circuit. In some high-impedance circuits, even a 10 probe’s capacitance, which is typically 9 to 15 pF, may be unacceptable. For these circuits, you can buy an active probe with a lower input capacitance of 1.5 to 3 pF ($395 to $1800), or you can build your own (Figure 1.157). When you have to work with switching regulators, you should have a couple of current probes, so you can tell what those current signals are doing. Some current probes go down to DC; others are inherently AC coupled (and are much less expensive).

www.newnespress.com

194

Chapter 1

3. An analog-storage oscilloscope. Such a scope can be extremely useful, especially when you are searching for an intermittent or evanescent signal. The scope can trigger off an event that may occur only rarely and can store that event and the events that follow it. Some storage scopes are balky or tricky to apply, but it’s often worth- while to expend the effort to learn how to use them. Digital-storage oscilloscopes (DSOs) let you do the same type of triggering and event storage as do the analog type, and some can display events that precede the trigger. They are sampled-data systems, however, so you must be sure to apply them correctly (Ref. 1.10). Once you learn how to use them, though, you’ll appreciate the special features they offer, such as bright CRT displays, automatic pulse-parameter measurements, and the ability to obtain plots of waveforms. 4. A digital voltmeter (DVM). Choose one with at least five digits of resolution, such as the HP3455, the HP3456, the Fluke 8810A, or the Fluke 8842A. Be sure you can lock out the autorange feature, so that the unit can achieve its highest accuracy and speed. Otherwise, you’ll be wasting time while the DVM autoranges. For many analog circuits, it’s important to have a high-impedance (>>10,000 MO) input that stays at high impedance up to 15 or 20V; the four DVMs mentioned above have this feature. There are many other fine DVMs that have 10 MR inputs above 2 or 3V; and, if a 10 MO input impedance is not a

3 pF

A TO OSCILLOSCOPE VERTICAL PREAMPS

9M

B

C

2-12 pF 1M

20 or 30 pF TYP

D

FIGURE 1.155: If an amplifier or a comparator is supposed to produce a square wave but the waveform looks like trace (A) or (B), how long should it take you to find the problem? No time at all! Just turn the screw that adjusts the 10  probe’s compensation, so the probe’s response is flat at all frequencies (C). The schematic diagram of a typical 10 x oscilloscope probe is shown in (D).

www.newnespress.com

The Fundamentals

195

problem, they are acceptable. The most important reason to use a high-inputimpedance DVM is because sometimes it’s necessary to put 33 kO or 100 kO resistors in series with the probe, right near the circuit-under-test, to prevent the DVM’s input capacitance from causing the circuit to oscillate. If you’re using a DVM with a 10 MO input impedance and you have a 100 kO resistor in series with the probe, the DVM’s measurements would lose 1% of their accuracy. Fortunately, many good DVMs have less than 500 pA of input current, which would cause less than 50 mV of error in the case of 100 kO source resistance. A high-resolution DVM lets you detect 100- to 200-mV deviations in an 11V signal. You can best spot many semiconductor problems by finding these minor changes. A 4-digit DVM is a relatively poor tool; however, if you are desperate. you can detect small voltage changes if you refer the DVM’s “low,” or ground, side to a stable reference, such as a 10V bus. Then, with the DVM in the IV range, you can spot small deviations in an 11V signal. This measurement is more awkward and inconvenient than a ground-referenced measurement with a higher resolution meter would be, and this method can cause other problems as well. For instance, you can end up injecting noise generated by the DVM’s A/D converter into the sensitive IO-V reference, thereby adversely affecting the performance of other circuits. In some cases, a little RC filtering may minimize this problem (see Figure 1.158) but you never can be sure how easy it will be to get the noise to an acceptable level . . .

FIGURE 1.156: When a fast square wave is supposed to be clean and fast-settling but looks like (A), don’t repair the square-wave generator—just set aside the probe’s 6-inch ground lead (C). If you ground the probe directly at the ground point near the tip (D) (special attachments that bring the ground out conveniently are available), your waveforms will improve considerably (B).

www.newnespress.com

196

Chapter 1 +15V

PROBE INPUT

0.01 µF Q1

3.3k

OPTIONAL

RIN

51

R1

Q3 2N3904

OUTPUT TO SCOPE Q4 2N3906

47 R2 Q2 R3

3.3k

100 OFFSET ADJ

0.01 µF 2N5486

NOTES: Q1 =Q2 =2N5488 or 2N5485 R1 =R2 =R3 =10M (THIS 30M RESISTOR HAS APPROXIMATELY 0.08 pF OF CAPACITANCE.)

A

–15V

B

FIGURE 1.157: This probe circuit’s input impedance is 1011V in parallel with 0.29 pF (A). Optimized primarily for its impedance characteristics and not its frequency response, the probe’s bandwidth and slew rate are 90 MHz and 300V/ms, respectively. If the lack of physical rigidity of the TO-92 packaged FET makes it too wobbly to use as a probe, a piece of 1/16-in. glass epoxy board with the copper peeled off will add rigidity with only 0.08 pF of additional capacitance. The layout of the drilled-out beam shown in the top of Figure 1.157(B) adds only 0.06 pF to the input capacitance.

HI

10K or 100K CIRCUIT UNDER TEST

1K or 10K or 100K

0.001 or 0.01 or 0.1?

0.816 LO

DVM

0.01 or 0.1 or 1.0?

FIGURE 1.158: Even if it’s battery-powered, a DVM is capable of Spitting out noise pulses into your delicate circuit. The RC filters shown here can help minimize this. Pick the values that work for your circuit.

www.newnespress.com

The Fundamentals

197

5. Auxiliary meters. It may look silly to see a test setup consisting of two good DVM’s, two little 3-digit DVMs monitoring a couple of voltage supplies. A couple more 3-digit DVMs monitoring current drain, and an analog meter monitoring something else. But, if you don’t know exactly what you’re looking for and you can borrow equipment, using lots of meters is an excellent way to attack a problem—even if you do have to wait until 5:15 PM to borrow all that equipment. When is an analog voltmeter better than a DVM? Well, the analog voltmeter usually has inferior accuracy and resolution, but when you watch an ordinary analog voltmeter your eye can detect a trend or rate-of-change that may be hard to spot on a DVM, especially in the presence of noise or jitter. As an example, if you suddenly connect an ordinary analog volt-ohmmeter across a 1 mF capacitor, your eye can resolve if the capacitor’s value is 0.1 times or 10 times as large as it should be. You can’t perform this kind of test with a DVM. Another advantage of analog meters is that they are passive devices: They don’t inject noise into your circuit as digital meters can—even battery-powered ones. And they can have a lot less capacitance to ground. 6. A general-purpose function generator. While sine and square waves are popular test signals, I have often found triangular waveforms to be invaluable when searching for nonlinearities. Sometimes you need two function generators, one to sweep the operating point of the DUT, slowly, back and forth over its operating range, while you watch the response of the output to a small quick square wave—watching for oscillation or ringing or trouble. 7. Power supplies with stable outputs. They should have coarse and fine adjustment controls and adjustable current limits. Digital controls are usually not suitable; they don’t let you continuously sweep the voltage up and down while you monitor the scope and watch for trends. In cases when the power supply’s output capacitor causes problems, you may want a power supply whose output circuit, like that of an op-amp, includes no output capacitor. You can buy such a supply, or you can make it with an op-amp and a few transistors. The advantage of the supply shown in Figure 1.159 is that you can design it to slew fast when you want it to. (For speed, use a quick LF356 rather than a slow LM741). Also, if a circuit latches and pulls its power supply down, the circuit won’t destroy itself by discharging a big capacitor. While we are on the topic of power, another useful troubleshooting tool is a set of batteries. You can use a stack of one, two, or four 9V batteries, ni-cads, gel cells,

www.newnespress.com

198

Chapter 1 35V

+

10k

100 µF

Q1 2N3055

6 7

LM 741 3 + –

–6.9V R1 100k OUTPUT ADJUST

HEAT SINK

47 Q2 2N2219

4

47

10 pF RSC

2

VOUT 100k 20k

LM329DZ 75k

20k

1k

FIGURE 1.159: You can vary the output voltage of this DC power supply from 3 to 30V by adjusting R1. Rsc should be between 3 and 100V; the short-circuit current is equal to about 20 mA + 600 mV/ Rsc

or whatever is suitable and convenient. Batteries are useful as an alternate power supply for low-noise preamplifiers: If the preamp’s output doesn’t get quieter when the batteries are substituted for the ordinary power supply, don’t blame your circuit troubles on the power supply. You can also use these batteries to power low-noise circuits, such as those sealed in a metal box, without contaminating their signals with any external noise sources. 8. A few RC substitution boxes. You can purchase the VIZ Model WC-412A, which I refer to affectionately as a “Twiddle-box” (Figure 1.160) from R & D Electronics, 1432 South Main Street, Milpitas CA 95035, (408) 262-7144. Or, inquire at VIZ, 175 Commerce Drive, Fort Washington, PA 19034, (800) 523-3696. You can set the unit in the following modes: R, C, series RC, parallel RC, open circuit, or short circuit. They are invaluable for running various “tests” that can lead to the right answer. You may need component values beyond what the twiddle boxes offer; in our labs, we built a couple of home-brew versions (Figure 1.161). The circuit shown

www.newnespress.com

The Fundamentals

199

in Figure 1.161(A) provides variable low values of capacitance and is useful for fooling around with the damping of op-amps and other delicate circuits. You can make your own calibration labels to mark the setting of the capacitance and resistance values. The circuit shown in Figure 1.161(B) provides high capacitances of various types, for testing power supplies and damping various regulators. 9. An isolation transformer. If you are working on a line-operated switching regulator, this transformer helps you avoid lethal and illegal voltages on your test setup and on the body of your scope. If you have trouble obtaining an isolation transformer. you can use a pair of transformers (step-down, step-up) back-to-back (Figure 1.162). Or. If cost isn’t an issue, you can use isolated probes. These probes let you display small signals that have common-mode voltages of hundreds of volts with respect to ground, and they won’t require you to wear insulated gloves when adjusting your scope. 10.

A variable autotransformer, often called a Variac™.1 This instrument lets you change the line voltage and watch its effect on the circuit—a very useful trick. (Warning: A variable autotransformer is not normally an isolation transformer. You may need to cascade one of each, to get safe adjustable power.)

R1 SELECTOR

R1

R2 SELECTOR

R2

C1 SELECTOR

SELECTOR SWITCH FOR MODE:

R1-R2 SELECTOR

FIGURE 1.160: This general schematic is for a commercially available RC substitution box, the VIZ Model WC-4I2A. The unit costs around $139 in 1991 dollars and has resistor and capacitor values in the range of 15V to 10 MV and 100 pF to 0.2 mF, respectively. It can be configured to be an open circuit, a series RC, resistors, capacitors, a parallel RC, or a short circuit. See text for availability. 1

Registered TM of GENRAD Corp., Concord, MA. Variacs can be purchased from JLM Electronics. 56 Somerset St., P.O. Box 10317, West Hartford, CT 06110. (203) 233-0600.

www.newnespress.com

200

Chapter 1

10-150 pF

C SELECTOR 18 POSITIONS

R SELECTOR

10k

A

047 µF ≤ C ≤ 3800 µF

0 ≤ R ≤ 10

B

FIGURE 1.161: RC boxes based on these schematics extend component ranges beyond those available in off-the-shelf versions. You can house the series RC circuit in (A) in a 1 x 1 x 2-inch copper-clad box. Use the smaller plastic-film-dielectric tuning capacitors or whatever is convenient, and a small I -turn pot. Build the circuit in (B) with tantalum or electrolytic (for values of 1 mF and higher) capacitors, but remember to be careful about their polarities and how you apply them. Also, you might consider using mylar capacitors for smaller values. Sometimes it’s very valuable to compare a mylar, a tantalum, and an aluminum electrolytic capacitor of the same value! Use 18-position switches to select R and C values. And, stay away from wirewound resistors; their inductance is too high.

ISOLATED LINE OUTPUT

LINE POWER

115V

12V

12V

115V

FIGURE 1.162: You can use this back-to-back transformer configuration to achieve line isolation similar to that of an isolation transformer.

www.newnespress.com

The Fundamentals

201

11.

A curve tracer. A curve tracer can show you that two transistors may have the same saturation voltage under a given set of conditions even though the slope of one may be quite different from the slope of the other. If one of these transistors works well and the other badly, a curve tracer can help you understand why. A curve tracer can also be useful for spotting nonlinear resistances and conductances in diodes, capacitors, light bulbs, and resistors. A curve tracer can test a battery by loading it down or recharging it. It can check semiconductors for breakdown. And, when you buy the right adapters or cobble them up yourself, you can evaluate the shape of the gain, the CMRR, and the PSRR of op-amps.

12.

Spare repair parts for the circuit-under-test. You should have these parts readily available, so you can swap components to make sure they still work correctly.

13.

A complete supply of resistors and capacitors. You should have resistors in the range from 0.1O to 100 MO and capacitors from 10 pF to 1 mF. Also, 10,100, and 1000 mF capacitors come in handy. Just because your circuit design doesn’t include a 0.1O or a 100 MO resistor doesn’t mean that these values won’t be helpful in troubleshooting it. Similarly, you may not have a big capacitor in your circuit; but, if the circuit suddenly stops misbehaving when you put a 3800 mF capacitor across the power supply, you’ve seen a quick and dramatic demonstration that power-supply wobbles have a lot to do with the circuit’s problems. Also, several feet of plastic-insulated solid wire (telephone wire) often come in handy. A few inches of this type of twisted-pair wire makes an excellent variable capacitor, sometimes called a gimmick. Gimmicks are cheap and easy to vary by simply winding or unwinding them. Their capacitance is approximately one picofarad per inch.

14.

Schematic diagrams. It’s a good idea to have several copies of the schematic of the circuit-under-test. Mark up one copy with the normal voltages, currents, and waveforms to serve as a reference point. Use the others to record notes and waveform sketches that relate to the specific circuit-under-test. You’ll also need a schematic of any homemade test circuit you plan to use. Sometimes, measurements made with your homemade test equipment may not agree with measurements made by purchased test equipment. The results from each tester may not really be “wrong”: They might differ because of some design feature, such as signal filtering. If you have all the schematics for your test equipment, you can more easily explain these incompatibilities. And, finally, the data sheets and schematics of any ICs used in your circuit will also come in handy.

www.newnespress.com

202

Chapter 1

15.

Access to any engineering or production test equipment, if possible. Use this equipment to be sure that when you fix one part of the circuit, you aren’t adversely affecting another part. Other pieces of equipment and testers also fall under the category of specialized test equipment; their usefulness will depend on your circuit. Three examples are a short-circuit-detector circuit, an AM transistor radio, and a grid-dip meter. A short-circuit-detector circuit. This tool comes in handy when you have to repair a lot of large PC boards: It can help you find a short circuit between the ground bus and the power or signal busses. It’s true that a sensitive DVM can also perform this function, but a short-circuit detector is much faster and more efficient. Also, this circuit turns itself off and draws no current when the probe is not connected. In the short-circuit-detector circuit shown in Figure 1.163, the LM10 op-amp amplifies the voltage drop and feeds it to the LM331 voltage-to-frequency converter, which you set up to emit its highest pitch when Vin ¼ 0 mV. When using this circuit, use a 50- to 100-mA current-limited power supply. To calibrate the circuit, first ground the detector’s two probes and trim the OFFSET ADJUST for a high pitch. Then, move the positive test probe to Vs at A and trim the GAIN ADJUST for a low pitch. Figure 1.163 illustrates a case in which one of the five major power supply busses of the circuit-in-trouble has a solder short to ground.

CURRENTLIMITED SUPPLY (+50 mA)

6V

47k 2N3906 5.9V POWER BUS

A

VS

68k 47k 0.001 µF B

C

D

E

+TEST PROBE

F

220k

10k

H

J

K

L

M SHORT CIRCUIT PATH

3.3k 1/2w CARBON GROUND (LOW) PROBE

2 −IN

10k

+IN 3

5 GAIN ADJUST

CIRCUIT. IN. TROUBLE NOTE: ALL RESISTORS ±10%

0.01 µF

7 6 1

LM10 CLN 4

0.2V

10k

2 12k

0.4V

8

10k

3

LM 331

6

7

20k

8

2N3904

1

0.1 µF G

5

4 0.1 µF

0.1 µF

10k OFFSET ADJUST

100 630 VOLUME SPEAKER OR ADJUST HEADPHONES

FIGURE 1.163: You can use this short-circuit detector to find PC board shorts. Simply slide the test probe along the various busses and listen for changes in pitch.

www.newnespress.com

The Fundamentals

203

To find the exact location of the short, you simply slide the positive input probe along the busses. In this example, if you slide it from A toward B or D, the pitch won’t change because there is no change in voltage at these points—no current flowing along those busses. But, if you slide the probe along the path from A to C or from K to M, the pitch will change because the voltage drop is changing along those paths. It’s an easy and natural technique to learn to follow the shifting frequency signals. An AM radio. What do you do when trouble is everywhere? A typical scenario starts out like this: You make a minor improvement on a linear circuit, and when you fire it up you notice a terrible oscillation riding on the circuit’s output. You check everything about the circuit, but the oscillation remains. In fact, the oscillation is riding on the output, the inputs, on several internal nodes. and even on ground. You turn off the DVM, the function generator, the soldering iron, and finally even the power supplies, but the oscillation is still there. Now you start looking around the lab to see who has started a new oscillator or switching regulator that is doubling as a medium-power transmitter. Aside from yelling, “Who has a new circuit oscillating at 87 kHz?” what can you do to solve the problem? One useful tool is an ordinary AM transistor radio. As we have all learned, FM radios reject many kinds of noise, but AM radios scoop up noise at repetition rates and frequencies that would surprise you. How can a crummy little receiver with an audio bandwidth of perhaps 5 kHz detect noise in the kilohertz and megahertz regions? Of course, the answer is that many repetitive noise-pulse trains (whose repetition rates are higher than the audible spectrum but below the AM frequency band) have harmonics that extend into the vicinity of 600 kHz, where the AM receiver is quite sensitive. This sensitivity extends to signals with amplitudes of just a few microvolts per meter. If you are skeptical about an AM radio’s ability to detect these signals, tune its dial down to the low end, between stations. Then, hold it near a DVM or a computer or computer keyboard, and listen for the hash. Notice, too, that the ferrite stick antenna has definite directional sensitivity, so you can estimate where the noise is coming from by using either the null mode or pointing the antenna to get the strongest signal. So, the humble AM radio may be able to help you as you hike around the lab and smile pleasantly at your comrades until you find the culprit whose new switching regulator isn’t working quite right but which he neglected to turn off when he went out to get a cup of coffee.

www.newnespress.com

204

Chapter 1 The grid-dip meter. On other occasions, the frequency and repetition rate of the noise are so high that an AM receiver won’t be helpful in detecting the problem. What’s the tool to use then? Back in the early days of radio, engineers found that if you ran a vacuum-tube oscillator and immersed it in a field of high-power oscillations at a comparable frequency, the tube’s grid current would shift or dip when the frequencies matched. This tool became known as the “grid-dip meter.” I can’t say that I am an expert in the theory or usage of the grid-dip meter, but I do recall being impressed in the early days of monolithic ICs: A particular linear circuit was oscillating at 98 MHz, and the grid-dip meter could tickle the apparent rectified output error as I tuned the frequency dial back and forth. That was 25 years ago, and, of course, Heathkit2 has discontinued their old Grid Dip and Tunnel Dip meters in favor of a more modern design. The new one, simply dubbed HD-1250 “Dip Meter,” uses transistors and tetrode FETs. At the bargain price of $89, every lab should have one. They’ll help you ferret out the source of nasty oscillations as high as 250 MHz. The literature that comes with the HD-1250 dip-meter kit also lists several troubleshooting tips. When grid-dip meters first became popular, the fastest oscilloscope you could buy had a bandwidth of only a few dozen megahertz. These days, it is possible to buy a scope with a bandwidth of many hundreds of megahertz, so there are fewer occasions when you might need a grid-dip meter. Still, there are times when it is exactly the right tool. For example, you can use its oscillator to activate passive tuned circuits and detect their modes of resonance. Also, in a small company where you can’t afford to shell out the many thousands of dollars for a fast scope, the dip meter is an inexpensive alternative.

16.

A few working circuits, if available. By comparing a bad unit to a good one, you can often identify problems. You can also use the good circuits to make sure that your specialized test equipment is working properly.

17.

A sturdy, broad workbench. It should be equipped with a ground plane of metal that you can easily connect to the power ground. The purpose of this ground plane is to keep RF. 60-Hz, and all other noise from coupling into the circuit. Place insulating cardboard between the bench and the circuitunder-test. so that nothing tends to short to ground. Another way to prevent

2

Heath Company, Benton Harbor, Michigan, 49022; (1-800-253-0570).

www.newnespress.com

The Fundamentals

205

noise from interfering with the circuit is to use a broad sheet of singlesided copper-clad board. Placed copper-side down and with a ground wire soldered to the copper. it provides an alternate ground plane. To prevent electrostatic-discharge (ESD) damage to CMOS circuits, you’ll need a wrist strap to ground your body through 1 MO. 18.

Safety equipment. When working on medium- or high-power circuits that might explode with considerable power in the case of a fault condition, you should be wearing safety goggles or glasses with safety lenses. Keep a fire extinguisher nearby, too.

19.

A suitable hot soldering iron. If you have to solder or unsolder heavy busses from broad PC-board traces, use a big-enough iron or gun. For small and delicate traces around ICs, a small tip is essential. And, be sure that the iron is hot enough. An easy way to delaminate a trace or pad, whether you want to or not, is to heat it for too long a time, which might happen if your iron weren’t big enough or hot enough. (The old Heathkit warnings not to use a hot iron became obsolete along with the germanium transistor.) In some cases, a grounded soldering iron is required: in others, a portable (ungrounded or rechargeable) soldering iron is ideal. Make sure you know whether your iron is grounded or floating.

20.

Tools for removing solder, such as solder wick or a solder sucker. You should be comfortable with whatever tools you are using; a well-practiced technique is sometimes critical for getting good results. If you are working on staticsensitive components, an antistatic solder-sucker is less likely to generate high voltages due to internal friction than is an ordinary solder-sucker. I have been cautioned that a large solder-sucker may cause problems when working on narrow PC traces: in that case, solder wick may be the better choice.

21.

Hand tools. Among the tools you’ll need are sharp diagonal nippers, suitable pliers, Screwdrivers, large cutters, wrenches, wire strippers, and a jack knife or Exacto™ knife.

22.

Signal leads, connectors, cables, BNC adapters, wires, clip leads, ball hooks, and alligator clips—as needed. Scrimping and chintzing in this area can waste lots of time: shaky leads can fall off or short out.

23.

Freeze mist and a hair dryer. The freeze mist available in aerosol cans lets you quickly cool individual components. A hair dryer lets you warm up a whole circuit. You’ll want to know the dryer’s output air temperature because that’s the temperature to which you’ll be heating the components.

www.newnespress.com

206

Chapter 1 NOTE: Ideally we should not use cooling sprays based on chlorofluorocarbons (CFCs), which are detrimental to the environment. I have a few cans that some people would say I shouldn’t use. But what else should I do—send the can to the dump? Then it will soon enter the atmosphere, without doing anybody any good. I will continue to use up any sprays with CFC-based propellants that I already have, but when it is time to buy more, I’ll buy environmentally safe ones.

24.

A magnifying glass or hand lens. These devices are useful for inspecting boards, wires, and components for cracks, flaws, hairline solder shorts, and cold-soldered joints.

25.

An incandescent lamp or flashlight. You should be able to see clearly what you are doing, and bright lights also help you to inspect boards and components.

26.

A thermocouple-based thermometer. If your thermometer is floating and battery powered, you can connect the thermocouple to any point in the circuit and measure the correct temperature with virtually no electrical or thermal effect on the circuit. Figure 1.164 shows a thermocouple amplifier with designed-in coldjunction compensation. Some people have suggested that an LM35 temperature-sensor IC (Figure 1.165) is a simple way to measure temperature, and so it is. But, if you touch or solder an LM35 in its TO-46 package to a resistor or a device in a TO-5 or TO-3 case, the LM35 will increase the thermal mass and its leads will conduct heat away from the device whose temperature you are trying to measure. Thus, your measurements will be less accurate than if you had used a tiny thermocouple with small wires.

27.

Little filters in neat metal boxes, to facilitate getting a good signal-to-noise ratio when you want to feed a signal to a scope. They should be set up with switchselectable cut-off frequencies, and neat connectors. If in your business you need sharp roll-offs, well, you can roll your own. Maybe even with op-amps and batteries. You figure out what you need. Usually I just need a couple simple Rs and Cs, with an alligator clip to select the right ones.

28.

Line adapters—those 3-wire-to-2-wire adapters for your 3-prong power cords. You need several of them. You only need them because too many scopes and function generators have their ground tied to the line-cord’s neutral. You need some of these to avoid ground-loops. You also need a few spares because your

www.newnespress.com

207

The Fundamentals POWER SWITCH

+1.5V

0.1 µF

R1 400k

24.5k

2 LM10 CLN

O1 1/2LM394

3 HOT JUNCTION, CHROMEL-ALUMEL THERMOCOUPLE TYPE K, 40.8 µV/⬚C

+

1.5V

7

1k

YELLOW

S1A

100 pF

R2 250k

1/2LM394

1

6

6 4

VOUT = +1 mV/⬚C METER

100 pF

COLD JUNCTIONS

402 3.48k 1k +1.5V

REO 24k

0.1 µF TEMPERATURE CALIBRATE

1k

120 240k

4.55 µA 58k

2.85 µA

7.4 µA

O2 LM394

O3 2N3904

NOTE: ALL RESISTORS ±1%

200 mV

27k −1.5V

SIB POWER SWITCH

+ −

1.5V

FIGURE 1.164: This thermocouple amplifier has inherent cold-junction compensation because of the two halves of Q1 which run at a 1 6:1 current ratio. Their VBEs are mismatched by 1 2 mV + 40.8 mv/ C. This mismatch exactly cancels out the 40.8 mv/ C of the cold junction. For best results, you should use four 100 kV resistors in series for R1 and two 100 kV resistors in series with two 100 kV resistors in parallel for R2—all resistors of the same type, from the same manufacturer. Q2 and its surrounding components implement a correction for very cold temperatures and are not necessary for thermocouple temperatures above 0 C. Credit to Mineo Yamatake for his elegant circuit design. buddies will steal yours. For that matter, keep a few spare cube taps. When they rewired our benches a few years ago, the electricians tried to give us five outlets per bench. I stamped my feet and insisted on ten per bench, and that’s just barely enough, most of the time. You’ve come to the end of my list of essential equipment for ordinary analog circuit troubleshooting. Depending on your circuit, you may not need all these items; and, of course, the list did not include a multitude of other equipment that you may find useful. Logic analyzers, impedance analyzers, spectrum analyzers, programmable current pumps, capacitance meters and testers, and pulse generators can all ease various troubleshooting tasks.

www.newnespress.com

208

Chapter 1

6V OR 9V + LM35CAZ or LM35CAH GND

OUT HI TO ANALOG OR DIGITAL VOLTMETER 10 mV/⬚C LO

FIGURE 1.165: The LM35CAZ is a good, simple, convenient generalpurpose temperature sensor. But beware of using it to measure the temperature of very small objects or in the case of extreme temperature gradients; it would then give you less accurate readings than a tiny thermocouple with small wires.

References [1.1] Frederiksen Thomas M., Intuitive IC Op Amps, National Semiconductor Corp., 1984. This classic paperback book was originally published in 1984. The book describes how op-amps work and how they are used, from a practical, commonsense perspective. It is currently out of print. However, you may be able to find it in university libraries or by browsing the Internet. As of March 2005, the book was also available from Rector Press. This book was written by the inventor of the most widely used op-amp in the world, the LM324. This book gave me the first hint that op-amps should be easy to use, not hard. [1.2] Reliance Motion Control, Inc., “Pink Motor Book” DC Motors Speed Controls Servo Systems, The Electro-Craft Engineering Handbook. I like to call this the pink motor book due to an interesting choice of color for the cover, and I highly recommend it for anyone who is working with DC motors. It’s heavy on the equations, but a good source for understanding all the complexities of motors. [1.3] Van Doren, Dr. Tom, Grounding and Shielding of Electronic Systems, University Missouri Rolla, Van Doren Company, Rt. 6, Box 319, Rolla, MO 65401. [1.4] Weyrick, Robert C., Yellow Control Theory: Fundamentals of Automatic Control, McGraw Hill, ISBN 0-07-069493-1. Good read, helped me understand control theory. [1.5] Dostal, Jiri, Operational Amplifiers, Elsevier Scientific, The Netherlands, 1981: also, Elsevier Scientific, Inc., 655 Avenue of the Americas, NY, NY 10010. (212) 989-5800.

www.newnespress.com

The Fundamentals

209

[1.6] [1.7] [1.8] [1.9]

Smith, John I., Modern Operational Circuit Design, John Wiley & Sons, New York, NY, 1971. Data Converter Handbook, Analog Devices Corp., P.O. Box 9106, Norwood MA 02062. 1984. Bulleid H. A. V., Master Builders of Steam, Ian Allan Ltd. London, UK, 1963, pp. 146–147. Caruso, Denise, “Technology designed by its users,” The San Francisco, Examiner, E-15, Sunday, March 18, 1990. [1.10] Collins, Jack, and David White, “Time-domain analysis of aliasing helps to alleviate DSO errors,” EDN, September 15, 1988207.

www.newnespress.com

This page intentionally left blank

CHAPTER 2

The Semiconductor Diode Ian Hickman

The semiconductor diode, like its predecessor the thermionic diode, conducts current in one direction only. It is arguable that diodes in general are not really active devices at all, but simply nonlinear passive devices. The earliest semiconductor diode was a point contact device and was already in use before the First World War, being quite possibly contemporary with the earliest thermionic diodes. It consisted of a sharp pointed piece of springy wire (the “cat’s whisker”) pressed against a lump of mineral (the “crystal”), usually Galena, an ore containing sulfide of lead. The crystal detector was widely employed as the detector in the crystal sets that were popular in the early days of broadcasting. Given a long aerial and a good earth, the crystal set produced an adequate output for use with sensitive headphones, while with so few stations on the air in those days the limited selectivity of the crystal set was not too serious a problem. The crystal and cat’s whisker variety of point contact diode was a very hit and miss affair, with the listener probing the surface of the crystal to find a good spot. Later, new techniques and materials were developed, enabling robust preadjusted point contact diodes useful at microwave frequencies to be produced. These were used in radar sets such as AI Mk.10, an airborne interceptor radar that was in service during (and long after!) the Second World War. Germanium point contact diodes are still manufactured and are useful where a diode with a low forward voltage drop at modest current (a milliampere or so) combined with very low reverse capacitance is required. However, for the last twenty years silicon has predominated as the preferred semiconductor material for both diode and transistor manufacture, while point contact construction gave way to junction technology even earlier.

www.newnespress.com

212

Chapter 2

FIGURE 2.1: Semiconductor diodes. (A) I/V characteristics; (B) Diagrammatic representation of PN diode, showing majority carriers and depletion region. Figure 2.1A shows the I/V characteristics of practical diodes. Silicon diodes are manufactured hundreds or thousands at a time, commencing with a thin wafer of single crystal silicon several inches in diameter, which is later scribed and separated to obtain the individual diodes. Silicon is one of those substances that crystallize in a cubic lattice structure; another is sodium chloride—common salt—but that is a compound, not an element like silicon. Silicon, in the form of silicon dioxide, is one of the most abundant elements in the carth’s crust, occurring as quartz, in sandstone, etc. When reduced to elementary silicon, purified and grown from the melt as a single crystal, it is called intrinsic silicon and is a poor conductor of electricity, at least at room temperature. However, if a few of the silicon atoms in the atomic lattice are replaced with atoms of the pentavalent element phosphorus, (which has five valence electrons in its outer shell, unlike quadravalent silicon that has four outer electrons), then there are electrons “going begging,” with no corresponding electron in a neighboring atom with which to form a bond pair. These spare electrons can move around in the semiconductor lattice, rather like the electrons in a metallic conductor. The higher the doping level, the more free electrons and the higher the conductivity of the silicon, which is described as n-type. This simply indicates that the current flow is by means of negative charge carriers, i.e., electrons. p-type silicon is obtained by doping the monocrystalline lattice with a sprinkling of trivalent atoms, such as boron. Where one of these is substituted in the lattice next to a silicon atom, the latter has one of its electrons

www.newnespress.com

The Semiconductor Diode

213

“unpaired,” a state of affairs described as a hole. If this is filled by an electron from a silicon atom to the right, then while that electron has moved to the left, the hole has effectively moved to the right. It turns out that the spare electrons in n-type silicon are more mobile than the holes in p-type, which explains why very high-frequency transistors are more easy to produce in NPN than PNP types—but that is jumping ahead. To return to the silicon junction diode: the construction of this is as in Figure 2.1B, which indicates the lack of carriers (called a depletion region) in the immediate neighborhood of the junction. Here, the electrons from the N region have been attracted across to the P region to fill holes. This disturbance of the charge pattern that one would expect to find throughout n-type and p-type material represents a potential barrier, which prevents further migration of carriers across the junction. When the diode is reverse biased, the depletion region simply becomes more extensive. The associated redistribution of charge represents a transient charging current, so that a reversed biased diode is inherently capacitive. If a forward bias voltage large enough to overcome the potential barrier is applied to the junction, about 0.6V in silicon, then current will flow; in the case of a large-area power diode, even a current of several amperes will only result in a small further increase in the voltage drop across the diode, as indicated in Figure 2.1A. The incremental or slope resistance rd of a forward biased diode at room temperature is given approximately by 25/Ia ohms, where the current through the diode Ia is in milliamperes. Hence the incremental resistance at 10 mA is 2K5, at 100 mA is 250R, and so on, but it bottoms out at a few ohms at high currents, where the bulk resistance of the semiconductor material and the resistance of the leads and bonding pads, etc., come to predominate. This figure would apply to a small-signal diode: the minimum slope resistance of a high-current rectifier diode would be in the milliohm region. Power diodes are used in power supply rectifier circuits and similar applications, while small signal diodes are widely used as detectors in radio-frequency circuits and for general purpose signal processing, as will appear in later chapters. Also worth mentioning are special purpose small-signal diodes such as the tunnel diode, backward diode, varactor diode, PIN diode, snap-off diode, Zener diode and Schottky diode; the last of these is also used as a rectifier in power circuits. However, the tunnel diode and its degenerate cousin the backward diode are only used in a few very specialized applications nowadays. The varactor diode or varicap is a diode designed solely for reverse biased use. A special doping profile giving an abrupt or “hyperabrupt” junction is used. This results

www.newnespress.com

214

Chapter 2

in a diode whose reverse capacitance varies widely according to the magnitude of the reverse bias. The capacitance is specified at two voltages, e.g., 1V and 15V, and may provide a capacitance ratio of 2:1 or 3:1 for types intended for use at UHF, up to 30:1 for types designed for tuning in AM radio sets. In these applications the peak-to-peak amplitude of the RF voltage applied to the diode is small compared with the reverse bias voltage, even at minimum bias (where the capacitance is maximum). So the varactor behaves like a normal mechanical air-spaced tuning capacitor except that it is adjusted by a DC voltage rather than a rotary shaft. Tuning varactors are designed to have a low series loss rs so that they exhibit a high quality factor Q, defined as Xc/rs, over the range of frequencies for that they are designed. Another use for varactors is as frequency multipliers. If an RF voltage with a peak-topeak amplitude of several volts is applied to a reverse biased diode, its capacitance will vary in sympathy with the RF voltage. Thus, the device is behaving as a nonlinear (voltage dependent) capacitor, and as a result the RF current will contain harmonic components that can be extracted by suitable filtering. The p-type/intrinsic/n-type diode or PIN diode is a p-n junction diode, but fabricated so as to have a third region of intrinsic (undoped) silicon between the P and N regions. When forward biased by a direct current it can pass radio-frequency signals without distortion, down to some minimum frequency set by the lifetime of the current carriers—holes or electrons—in the intrinsic region. As the forward current is reduced, the resistance to the flow of the RF signal increases, but it does not vary over an individual cycle of the RF current. As the direct current is reduced to zero, the resistance rises toward infinity; when the diode is reverse biased, only a very small amount of RF current can flow, via the diode’s reverse biased capacitance. The construction ensures that this is very small, so the PIN diode can be used as an electronically controlled RF switch or relay, on when forward biased and off when reverse biased. It can also be used as a variable resistor or attenuator by adjusting the amount of forward current. An ordinary p-n diode can also be used as an RF switch, but it is necessary to ensure that the peak RF current when “on” is much smaller than the direct current, otherwise waveform distortion will occur. It is the long lifetime of carriers in the intrinsic region (long compared with a single cycle of the RF), which enables the PIN diode to operate as an adjustable linear resistor, even when the peaks of the RF current exceed the direct current. When a PN junction diode that has been carrying current in the forward direction is suddenly reverse biased, the current does not cease instantaneously. The charge has first

www.newnespress.com

The Semiconductor Diode

215

to redistribute itself to re-establish the depletion layer. Thus for a very brief period, the reverse current flow is much greater than the small steady-state reverse leakage current. The more rapidly the diode is reverse biased, the larger the transient current and the more rapidly the charge is extracted. Snap-off diodes are designed so that the end of the reverse current recovery pulse is very abrupt, rather than the tailing off observed in ordinary PN junction diodes. It is thus possible to produce a very short sharp current pulse by rapidly reverse biasing a snap-off diode. This can be used for a number of applications, such as high-order harmonic generation (turning a VHF or UHF drive current into a microwave signal) or operating the sampling gate in a digital sampling oscilloscope. Small-signal Schottky diodes operate by a fundamentally different form of forward conduction. As a result of this, there is virtually no stored charge to be recovered when they are reverse biased, enabling them to operate efficiently as detectors or rectifiers at very high frequencies. Zener diodes conduct in the forward direction like any other silicon diode, but they also conduct in the reverse direction, and this is how they are normally used. At low reverse voltages, a Zener diode conducts only a very small leakage current like any other diode. But when the voltage reaches the nominal Zener voltage, the diode current increases rapidly, exhibiting a low incremental resistance. Diodes with a low breakdown voltage, up to about 4V, operate in true Zener breakdown: this conduction mechanism exhibits a small negative temperature coefficient of voltage. Higher-voltage diodes, rated at 6V and up, operate by a different mechanism called avalanche breakdown, which exhibits a small positive temperature coefficient. In diodes rated at about 5V both mechanisms occur, resulting in a very low or zero temperature coefficient of voltage. However, the lowest slope resistance occurs in diodes of about 7V breakdown voltage.

Reference “Current-feedback op-amps ease high-speed circuit design,” P. Harold, EDN, July 1988.

www.newnespress.com

This page intentionally left blank

CHAPTER 3

Understanding Diodes and Their Problems Robert Pease

Even the simplest active devices harbor the potential for causing baffling troubleshooting problems. Consider the lowly diode. The task of a diode sounds simple: To conduct current when forward biased, and to block current when reverse biased, while allowing negligible leakage. That task sounds easy, but no diode is perfect, and diodes’ imperfections are fascinating. Even these two-terminal devices are quite complex! All diodes start conducting current exponentially at low levels, nanoamperes and up. An ideal diode may have an exponential characteristic with a slope DV/DI of: g ¼ ð38:6 mS=mAÞ  IF ;

where mS ¼ millisiemens ¼ millimhos, and IF ¼ forward current. And indeed transistors do have this slope of 38.6 mS/mA at their emitters, at room temperature. This corresponds to 60 mV per decade of current. But the slopes of the exponential curves of different real (two-terminal) diodes vary considerably. Some, like a 1N645, have a slope as good as 70 or 75 mV per decade. Others like 1N914s have a slope as poor as 113 mV per decade. Others have intermediate values such as 90 mV/decade. When you go shopping for a diode, the data sheets never tell you about this. To tell the truth, I didn’t even really recognize this. When I wrote the first version of this, as published in EDN, I assumed that the slopes started out from 60 mV per decade and then got worse—shifted over to 120 mV per decade at higher current levels, and I said so. But I was wrong. And nobody ever contradicted me. Such a strange world!

www.newnespress.com

218

Chapter 3

100 mA 10 mA 1 mA

Log (If)

100 µA 10 µA 1 µA 100 nA 10 nA 1 nA 100 pA

0

0.2

0.4

0.6

0.8

1.0 1.2 VFORWARD

1.4

1.6

1.8

2.0

2.1

FIGURE 3.1: The diode made up of a transistor’s emitter has high conductance over a wide range of currents. All the other diodes you can buy have inferior conductances, and they are just about all different . . . surprise.

Please refer to Figure 3.1, which shows just a few of the different curves you may get when you buy a diode. None of these slopes are characterized or guaranteed; if you change vendors, all bets are off. So, qualify each vendor of diodes carefully for each application. As the current level continues to increase, the conductance per milliampere gets even worse due to series resistance and high-level injection and other nonlinear factors. Therefore, at a large forward current, a diode’s forward voltage, VF, will be considerably larger than predicted by simple theory—and larger than desired. Of course, some rectifiers—depending on their ratings—can handle large currents from amperes to kiloamperes; but the VFs of all diodes, no matter what their ratings, err from the theoretical at high current levels. These days, Schottky diodes have smaller VFs than ordinary p-n diodes. However, even germanium diodes and rectifiers still have their following because their low VFs are similar to the Schottky’s. Just the other day I read about some new germanium Schottky diodes that have even lower VFs. High-speed and ultra-high-speed (sometimes also called high-efficiency) silicon rectifiers are also available; they have been designed for fast switching-regulator and other highfrequency applications. They don’t have quite as low VFs as Schottky diodes and are not

www.newnespress.com

Understanding Diodes and Their Problems

219

quite as fast, but they are available with high reverse-voltage ratings and thus are useful for certain switch-mode circuit topologies that impress large flyback voltages on diodes. When you reverse-bias these various diodes, ah, that is where you start to see even more wild dissimilarities. For example, the guaranteed reverse-current specification, IREV, for many types of diodes is 25 nA max at 25 C. When you measure them, many of these devices actually have merely 50 or 100 pA of leakage. But the popular 1N914 and its close cousin, the 1N4148, actually do have about 10 or 15 nA of leakage at room temperature because of their gold doping. So although these diodes are inexpensive and popular, it’s wrong to use them in low-leakage circuits since they’re much leakier than other diodes with the same leakage specs. Why, then, do some low-leakage diodes have the same mediocre 25-nA leakage spec as the 1N914? Diode manufacturers set the test and price at the level most people want to pay, because automatic test equipment can test at the 25-nA level—but no lower— without slowing down. If you want a diode characterized and tested for 100 pA or better, you have to pay extra for the slow-speed testing. Of course, high-conductance diodes such as Schottkys, germaniums, and large rectifiers have much larger reverse leakage currents than do signal diodes, but that’s not normally a problem. If you want a very-low-leakage diode, use a transistor’s collector-base junction instead of a discrete diode (Ref. 3.1). The popular 2N930 or 2N3707 have low leakage, typically. Some 2N3904s do, too, but some of these are gold-doped and are leakier. The plastic-packaged parts are at least as good as the TO-18 hermetic ones. You can easily find such “diodes” having less than 1 pA leakage even at 7V, or 10 pA at 50V. Although this low leakage is not guaranteed, it’s usually quite consistent. However, this c-b diode generally doesn’t turn ON or OFF very quickly. Another source of ultra-low-leakage diodes are the 2N4117A and the PN4117A, 18A, and 19A. These devices are JFETS with very small junctions, so leakages well below 0.1 pA are standard with 1.0 pA max, guaranteed—not bad for a $0.40 part. The capacitances are small, too.

3.1 Speed Demons When a diode is carrying current, how long does it take to turn the current off? There’s another wide-range phenomenon. Slow diodes can take dozens and hundreds of microseconds to turn off. For example, the collector-base junction of a 2N930 can take 30 ms to recover from 10 mA to less than 1 mA, and even longer to the nanoampere

www.newnespress.com

220

Chapter 3

level. This is largely due to the recombination time of the carriers stored in the collector region of the transistor. Other diodes, especially gold-doped ones, turn off much faster—down into the nanosecond region. Schottky diodes are even faster, much faster than 1 ns. However, one of my friends pointed out that when you have a Schottky diode that turns off pretty fast, it is still in parallel with a p-n junction that may still turn off slowly at a light current level. If a Schottky turns off from 4 mA in less than 1 ns, there may still be a few microamperes that do not turn off for a microsecond. So if you want to use a Schottky as a precision clamp that will turn off very quickly, as in a settling detector (Ref. 3.2), don’t be surprised if there is a small long “tail.” Switching regulators all have a need for diodes and high-current rectifiers and transistors to turn off quickly. If the rep rate is high and the current large and the diode turns off slowly, it can fail due to overheating. You don’t want to try a 1N4002 at 20 or 40 kHz, as it will work very badly, if at all. Sometimes if you need a moderate amount of current at high speed, you can use several 1N914s in parallel. I’ve done that in an emergency, and it seemed to work well, but I can’t be sure I can recommend it as the right thing to do for long-term reliability. The right thing is to engineer the right amount of speed for your circuit. High-speed, fast-recovery, and ultrafast diodes are available. The Schottky rectifiers are even faster, but not available at high voltage breakdowns. When you start designing switching regulators at these speeds, you really must know what you are doing. Or at least, wear safety goggles so you don’t get hurt when the circuit blows up.

3.2 Turn ’em off—turn ’em on. . . “Computer diodes” like the 1N914 are popular because they turn OFF quickly—in just a few nanoseconds—much faster than low-leakage diodes. What isn’t well known is that these faster diodes not only turn OFF fast, they usually turn ON fast. For example, when you feed a current of 1.0 mA toward the anode of a 1N914 in parallel with a 40-pF capacitance (20 pF of stray capacitance plus a scope probe or something similar), the 1N914 usually turns ON in less than 1 ns. Thus, the VF has only a few millivolts of overshoot. But with some diodes—even 1N914s or 1N4148s from some manufacturers—the forward voltage may continue to ramp up past the expected DC level for 10 to 20 ns before the diode turns ON; this overshoot of 50 to 200 mV is quite surprising (Figure 3.2). Even more astonishing, the VF overshoot may get worse at low repetition rates but can disappear at high repetition rates (Figure 3.2(B–D)).

www.newnespress.com

221

Understanding Diodes and Their Problems 15V 15k Vx Q1 2N4275 OR 2N3904

1k

OUT

10x PROBE TO FAST SCOPE

CX

IN914

50mV

A

50mV C

100mV

50ns

N

O

B

100mV

20ns NO

D

50mV 100mV

50ns NO

FIGURE 3.2: In this diode-evaluation circuit (A), transistor Q1 simply resets Vx to ground periodically. When the transistor turns OFF, Vx rises to about 0.6V at which point the diode starts conducting. In (B), when dVx/dt is 8 V/mps, this IN4148 overshoots as much as 140 mV at input frequencies below 10 kHz before it turns ON. At higher frequencies—120, 240, 480, 960, and 1920 kHz—as the repetition rate increases, the overshoot shrinks and disappears. Maximum overshoot occurs when fin < 7 kHz. In (C), when dVx/dt increases to 20 V/ms, this same IN4148 overshoots as much as 450 mV at 7 kHz but only 90 mV at 480 kHz and negligible amounts at frequencies above 2 MHz. In (D), various diode types have different turn-on characteristics. The superimposed, 120-kHz waveforms are all invariant with frequency except for the bad IN4148.

www.newnespress.com

222

Chapter 3

I spent several hours once discovering this particular peculiarity when a frequency-tovoltage converter suddenly developed a puzzling nonlinearity. The trickiest part of the problem with the circuit’s diodes was that diodes from an earlier batch had not exhibited any slow-turn-on behavior. Further, some diodes in a batch of 100 from one manufacturer were as bad as the diodes in Figures 3.2(B) and 3.2(C). Other parts in that batch and other manufacturers’ parts had substantially no overshoot. When I confronted the manufacturers of these nasty diodes, they at first tried to deny any differences, but at length they admitted that they had changed some diffusions to “improve” the product. One man’s “improvement” is another man’s poison. Thus, you must always be alert for production changes that may cause problems. When manufacturers change the diffusions or the process or the masks, they may think that the changes are minor, but these changes could have a major effect on your circuit. Many circuits, obviously, require a diode that can turn ON and catch, or clamp, a voltage moving much faster than 20 V/ms. Therefore, if you want any consistency in a circuit with fast pulse detectors (for example), you’ll need to qualify and approve only manufacturers whose diodes turn ON consistently. So, as with any other unspecified characteristic, be sure to protect yourself against “bad” parts by first evaluating and testing and then specifying the performance you need. Also if you want to see fast turnon of a diode circuit, with low overshoot, you must keep the inductance of the layout small. It only takes a few inches of wire for the circuit’s inductance to make even a good fast rectifier look bad, with bad overshoot. One “diode” that does turn ON and OFF quickly is a diode-connected transistor. A typical 2N3904 emitter diode can turn ON or OFF in 0.1 ns with negligible overshoot and less than 1 pA of leakage at 1V, or less than 10 pA at 4V. (This diode does, of course, have the base tied to the collector.) However, this diode can only withstand 5 or 6V of reverse voltage, and most emitter-base junctions start to break down at 6 or 8V. Still, if you can arrange your circuits for just a few volts, these diode-connected transistors make nice, fast, low-leakage diodes. Their capacitance is somewhat more than the 1N914’s 1 pF.

3.3 Other Strange Things that Diodes Can Do to You. . . If you keep LEDs in the dark, they make an impressive, low-leakage diode because of the high band-gap voltage of their materials. Such LEDs can exhibit less than 0.1 pA of leakage when forward biased by 100 mV or reverse biased by 1V.

www.newnespress.com

Understanding Diodes and Their Problems

223

Of course, you don’t have to reverse-bias a diode a lot to get a leakage problem. One time I was designing a hybrid op-amp, and I specified that the diodes be connected in the normal parallel-opposing connection across the input of the second stage to avoid severe overdrive (Figure 3.3). I thought nothing more of these diodes until we had the circuit running—the op-amp’s voltage gain was falling badly at 125 C. Why? Because the diodes were 1N914s, and their leakage currents were increasing from 10 nA at room temperature to about 8 mA at the high temperature. And, remember that the conductance of a diode at zero voltage is approximately (20 to 30 mS/mA)  ILEAKAGE. That means each of the two diodes really measured only 6 kO. Because the impedance at each input was only 6 kO, the op-amp’s gain fell by a factor of four, even though the diodes may have only been forward or reverse biased by a millivolt. When we substituted collector-base junctions of transistors for the diodes, the gain went back up where it belonged. VS

6k

8k

IN914

REPLACE WITH

NC

NC

FIGURE 3.3: Even though the diodes in the first stage of this op-amp are forward or reverse biased by only a millivolt, the impedance of these diodes is much lower than the output impedance of the first stage or the input impedance of the second stage at high temperatures. Thus, the op-amp’s gain drops disastrously.

www.newnespress.com

224

Chapter 3

Thus, you cannot safely assume that the impedance of a diode at zero bias is high if the junction’s saturation current is large. For example, at 25 C a typical IN914 will leak 200 to 400 pA even with only 1 mV across it. Therefore, a 1N914 can prove unsuitable as a clamp or protection diode—even at room temperature—despite having virtually no voltage biased across it, in even simple applications such as a clamp across the inputs of a FET-input op-amp. How can diodes fail? Well, if you were expecting a diode to turn ON and OFF, but instead it does something unexpected—of the sort I have been mentioning—that unexpected behavior may not be a failure, but it could sure cause trouble. Further, you can kill a diode by applying excessive reverse voltage without limiting the current or by feeding it excessive forward current. When a diode fails, it tends to short out, becoming a small blob of muddy silicon rather than an open circuit. I did once see a batch of 1N4148s that acted like thermostats and went open circuit at 75 C, but such cases are rare these days. One of the best ways to kill a diode is to ask it to charge up too big a capacitor during circuit turn-on. Most rectifiers have maximum ratings for how much current they can pass, on a repetitive and on a nonrecurring basis. I’ve always been favorably impressed by the big Motorola (Phoenix, AZ) books with all the curves of safe areas for forward current as a function of pulse time and repetition rate. These curves aren’t easy to figure out at first, but after a while they’re fairly handy tools. Manufacturers can play tricks on you other than changing processes. If you expect a diode to have its arrow pointing toward the painted band (sometimes called the cathode by the snobbish) and the manufacturer put the painted band on the wrong end, your circuit won’t work very well. Fortunately reverse-marked diodes are pretty rare these days. But just this morning, I heard an engineer call the “pointed” end of the diode an anode, which led to confusion and destruction. Sigh. . . Once I built a precision test box that worked right away and gave exactly the right readings until I picked up the box to look at some waveforms. Then the leakage test shifted way off zero. Every time I lifted up the box, the meter gave an indication; I thought I had designed an altimeter. After some study, I localized the problem to an FD300 diode, whose body is a clear glass DO-35 package covered with black paint. This particular diode’s paint had been scratched a little bit, so when I picked up the test box, the light shone under the fixture and onto the diode. Most of these diodes didn’t exhibit this behavior; the paint wasn’t scratched on most of them.

www.newnespress.com

Understanding Diodes and Their Problems

225

To minimize problems such as the ones I have listed, I recommend the following strategies:  Have each manufacturer’s components specifically qualified for critical applications. This is usually a full-time job for a components engineer, with help and advice from the design engineer and consultation with manufacturing engineers.  Establish a good relationship with each manufacturer.  Require that manufacturers notify you when, or preferably before, they make changes in their products.  Keep an alternate source qualified and running in production whenever possible. My boss may gripe if I say this too loudly, but it is well known that having two good sources is better than having one. The argument that “One source is better than two” falls hollow on my ears. Two may be better than seven or eight, but one is not better than two.

3.4 Zener, Zener, Zener. . . Just about all diodes will break down if you apply too much reverse voltage, but zener diodes are designed to break down in a predictable and well-behaved way. The most common way to have problems with a zener is to starve it. If you pass too little current through a zener, it may get too noisy. Many zeners have a clean and crisp knee at a small reverse-bias current, but this sharp knee is not guaranteed below the rated knee current. Some zeners won’t perform well no matter how carefully you apply them. In contrast to high-voltage zeners, low-voltage (3.3 to 4.7V) zeners are poor performers and have poor noise and impedance specs and bad temperature coefficients—even if you feed them a lot of current to get above the knee, which is very soft. This is because “zeners” at voltages above 6V are really avalanche-mode devices and employ a mechanism quite different from (and superior to) the low-voltage ones, which are real zener diodes. At low-voltage levels, band-gap references such as LM336s and LM385s are popular, because their performance is good compared with low-voltage zeners. Zener references with low temperature coefficients, such as the 1N825, are only guaranteed to have low temperature coefficients when operated at their rated current,

www.newnespress.com

226

Chapter 3

such as 7.5 mA. If you adjust the bias current up or down, you can sometimes tweak the temperature coefficient, but some zeners aren’t happy if operated away from their specified bias. Also, don’t test your 1N825 to see what its “forward-conduction voltage” is because in the “forward” direction, the device’s temperature-compensating diode may break down at 70 or 80V. This breakdown damages the device’s junction, degrades the device’s performance and stability, and increases its noise. The LM329 is popular as a 6.9V reference because its TC is invariant of operating current, as it can run from any current from 1 to 10 mA. The LM399 is even more popular because of its built-in heater that holds the junction at þ85 C. Consequently it can hold 1/2 or 1 ppm per  C. The LM329 and LM399 types also have good long-term stability, such as 5 or 10 ppm per 1000 hours, typically. The buried zeners in the LM129/LM199/LM169 also have better stability than most discrete references (1N825 or similar) when the references are turned on and off. And before you subject a zener to a surge of current, check its derating curves for current vs. time, which are similar to the rectifiers’ curves mentioned earlier. These curves will tell you that you can’t bang an ampere into a 10V, 1W zener for very long. In fact, most rectifiers are rated to be operated strictly within their voltage ratings, and if you insist on exceeding that reverse voltage rating and breaking them down, their reliability will be degraded. To avoid unreliability, you can redesign the circuit to avoid over-voltage, or you might add in an R-C-diode damper to soak up the energy; or you could shop for a controlled-avalanche rectifier. These rectifiers are rated to survive (safely and reliably) repetitive excursions into breakdown when you exceed their rated breakdown voltage. The manufacturers of these devices can give you a good explanation of how to keep out of trouble. If you do need a zener to conduct a surge of current, check out the specially designed surgerated zener devices—also called transient-voltage suppressors—from General Semiconductor Industries Inc. (Tempe, AZ). You’ll find that their 1W devices, such as the 1N5629 through 1N5665A, can handle a surge of current better than most 10- or 50Wzeners. If you need a really high-current zener, a power transistor can help out (Figure 3.4). As mentioned earlier, a diode tends to fail by becoming a short circuit when overpowered, and zeners cannot absorb as much power as you would expect from short pulses. How dreadful; but, can IC designers serendipitously take advantage of this situation? Yes! The Vos of an op-amp usually depends on the ratio of its first-stage load resistors. IC designers can connect several zeners across various small fractions of the load resistor.

www.newnespress.com

Understanding Diodes and Their Problems

227

HIGH-CURRENT RECTIFIER

USE HEAT SINK

7.5V 1W 9V COMPOUND ZENER

2N3055 OR EQUIVALENT 1k

A HIGH-CURRENT RECTIFIERS OR BRIDGE

9V COMPOUND SYMMETRICAL ZENER

8.8V 1W 2N3055 OR EQUIVALENT 1k

B

FIGURE 3.4: The power rating of this compound zener (A) is that of the power transistor. The second compound zener, (B) is almost the same as (A) but acts as a symmetrical, matched, double-ended compound zener. When they measure the Vos, they can decide which zener to short out—or zap—with a 5-ms, 0.3- to 1.8A-pulse. The zener quickly turns into a low-impedance ( 1O short), so that part of the resistive network shorts out, and the Vos is improved. In its LM108, National Semiconductor first used zener zapping, although Precision Monolithics (Santa Clara, CA) wrote about zener zapping first and used it extensively later on. Although zener zapping is a useful technique, you have to be sure that nobody discharges a large electrostatic charge into any of the pins that are connected to the zener zaps. If you like to zap zeners for fun and profit, you probably know that they really do make a cute lightning flash in the dark when you zap them. Otherwise, be careful not to hit zeners hard, if you don’t want them to zap and short out.

www.newnespress.com

228

Chapter 3

These zener zaps are also becoming popular in digital ICs under the name of “vertical fuses” or, more correctly, “anti-fuses.” If an IC designer uses platinum silicide instead of aluminum metallization for internal connections, the diode resists zapping.

3.5 Diodes that Glow in the Dark, Efficiently Once I needed 100 LEDS, so I bought 200 LEDs from the cheapest supplier. I hoped to find some good ones and maybe just a few units that were weak or performed poorly, which I could use for worst-case testing. I lost out; every one of the 200 was of uniformly good intensity. In a variation on Murphy’s Law, worst-case parts will typically appear only when you are depending on having uniform ones. So long as you don’t fry LEDs with your soldering iron or grossly excessive milliamps of current, LEDs are awfully reliable these days. I have a thermometer display on my wall, which has 650 inexpensive, plastic-packaged LEDs. These LEDs have amassed 40,000,000 device-hours with just one failure. The only problem I ever have with LEDs is trying to remember which lead is “plus”—I just measure the diode and re-derive it, every time.

3.6 Optoisolators An optoisolator, also called a photo-coupler or opto-coupler, usually consists of an infrared LED and a sensitive phototransistor to detect the LED’s radiation. In the course of working with the cheaper 4N28s, I’ve found it necessary to add circuitry to achieve moderate speeds. For example, if you tailor the biases per Figure 3.5, you can get a 4N28’s response up toward 50 kHz; otherwise the devices can’t make even 4 kHz reliably. The trick is decreasing the phototransistor’s turn-off time by using a resistor from pin 4 to pin 6. I’ve evaluated many different makes and lots of 4N28s and have found widely divergent responses. For example, the overall current gain at 8 mA can vary from 15 to 104%, even though the spec is simply 10% min. Further, the transfer efficiency from the LED to the photodiode varies over a range wider than 10:1, and the b of the transistor varies from 300 to 3000. Consequently, the transistor’s speed of response, which is of course related to b and f3 dB, would vary over a 10:1 range. If your circuit doesn’t allow for gains and frequency responses that vary so wildly and widely, expect trouble. For example, two circuits, one an optoisolated switching regulator (Ref. 3.3) and the other a detector for 4- to 20-mA currents (Ref. 3.4), have enough degeneration so that any 4N28 you can buy will work. I used to have a group of

www.newnespress.com

Understanding Diodes and Their Problems VIN

229

5V dc 100

6

1

47 5

2

NC

3

4

R1

4N28

1k

VOUT

Q1 2N3904

R2 A

5V

5V

30.0µs

B

FIGURE 3.5: Adding R1 and R2 to the inexpensive 4N28 optoisolator lets it handle faster signals with less delay—5 ms vs. 60 ms. The scope photo’s bottom trace is an input waveform, the top trace is the circuit’s output without R1 and R2, and the center trace is the output with R1 ¼ 2 MV and R2 ¼ 1 kV. several “worst-case” 4N28s from various manufacturers that I would try out in prototypes and problem circuits. Unfortunately, I don’t have those marginal devices anymore, but they were pretty useful. Also, the data sheets for optoelectronic components often don’t have a clear VF curve or list any realistic typical values; the sheets list only the worst-case values. Therefore, you may not realize that the VF of an LED in an optoisolator is a couple hundred millivolts smaller than that of discrete red or infrared LEDs. Conversely, the VF of high-intensity, or high-efficiency, red LEDs tends to be 150 mV larger than that of ordinary red LEDs. And the VF of DEADs (a DEAD is a Darkness Emitting Arsenide Diode; that is, a defunct LED) is not even defined. Once I was troubleshooting some interruptor modules. In these modules, a gap separated an infrared LED and a phototransistor. An interruptor—say a gear tooth—in the gap can thus block the light. I tested one module with a piece of paper and nothing happened—the transistor stayed ON. What was that again? It turned out that the single sheet of paper could diffuse the infrared light but not completely attenuate it. A thin sheet of cardboard or two sheets of paper would indeed block the light.

3.6 Solar Cells Extraneous, unwanted light impinging on the p-n junction of a semiconductor is only one of many tricky problems you can encounter when you try to design and operate

www.newnespress.com

230

Chapter 3

FIGURE 3.6: With a solar-cell array, you can make electricity when the sun shines. (Photo copyright Peggi Willis.) precision amplifiers—especially high-impedance amplifiers. Just like a diode’s p-n junction, a transistor’s collector-base junction makes a good photodiode, but a transistor’s plastic or epoxy or metal package normally does a very good job of blocking out the light. When light falls onto the p-n junction of any diode, the light’s energy is converted to electricity and the diode forward biases itself. If you connect a load across the diode’s terminals, you can draw useful amounts of voltage and current from it. For example, you could stack a large number of large-area diodes in series and use them for recharging a battery. The most unreliable part of this system is the battery. Even if you never abuse them, batteries don’t like to be discharged a large number of cycles, and your battery will eventually refuse to take a charge. These days one reads all sorts of marvelous hype about battery-powered cars, but the writers always ignore the

www.newnespress.com

Understanding Diodes and Their Problems

231

FIGURE 3.7: Maintaining a healthy battery involves careful attention to charging, discharging, and temperature. (Photo copyright Peggi Willis.) terrible expense of replacing the batteries after just a few hundred cycles. They seem to be pretending that if they ignore that problem, it will go away. . . So much for the charms of solar-recharged batteries. It’s much better to use a solarpowered night-light. Remember that one? A solar-powered night-light doesn’t need a battery; it simply needs a 12,000-mile extension cord. To be serious, the most critical problem with solar cells is their packaging; most semiconductors don’t have to sit out in the sun and the rain as solar cells do. And it’s hard to make a reliable package when low cost is—as it is for solar cells—a major requirement. In addition to packaging, another major trouble area with solar cells is their temperature coefficients. Just like every other diode, the VF of a solar cell tends to decrease at 2 mV/ C of temperature rise. Therefore, as more and more sunlight shines on the solar cell, it puts out more and more current, but its voltage could eventually drop below the battery’s voltage, whereupon charging stops. Using a reflector to get even more light onto the cell contributes to this temperature-coefficient problem. Cooling would help, but the attendant complications rapidly overpower the original advantage of solar cells’ simplicity.

3.7 Assault and Battery Lastly, I want to say a few things about batteries. The only thing that batteries have in common with diodes is that they are both two-terminal devices. Batteries are

www.newnespress.com

232

Chapter 3

complicated electrochemical systems, and large books have been written about the characteristics of each type (Refs. 3.5–3.10). I couldn’t possibly give batteries a full and fair treatment here, but I will outline the basics of troubleshooting them. First, always refer to the manufacturer’s data sheet for advice on which loads and what charging cycles will yield optimal battery life. When you recharge a nickel-cadmium battery, charge it with a constant current, not constant voltage. And be sure that the poor little thing doesn’t heat up after it is nearly fully charged. Heat is the enemy of batteries as it is for semiconductors. If you’re subjecting your battery to deep-discharge cycles, refer to the data sheet or the manufacturer’s specifications and usage manual for advice. Some authorities recommend that you do an occasional deep discharge, all the way to zero; others say that when you do a deep discharge, some cells in the battery discharge before the others and then get reversed, which is not good for them. I cannot tell you who’s correct. Sometimes a NiCad cell will short out. If this happens during a state of low charge, the cell may stay shorted until you ZAP it with a brief burst of high current. I find that discharging a 470 mF capacitor charged to 12V into a battery does a good job of opening up a shorted cell. If 470 mF doesn’t do it, I keep a 3800 mF to do the job. When you recharge a lead-acid battery, charge it to a float voltage of 2.33V per cell. At elevated temperatures, you should decrease this float voltage by about 6 mV/ C; again, refer to the manufacturer’s recommendations. When a lead-acid battery is deeply discharged (below 1.8V per cell), it should be recharged right away or its longevity will suffer due to sulfation. Be careful when you draw excessive current from a lead-acid battery; the good strong ones can overheat or explode. Also be careful when charging them; beware of the accumulation of hydrogen or other gases that are potentially dangerous or explosive. And, please dispose of all dead batteries in an environmentally sound way. Call your local solid-waste-disposal agency for their advice on when and where to dispose of batteries. Perhaps some can be recycled.

References [3.1] Pease, Robert A., “Bounding, clamping techniques improve on performance,” EDN, November 10,1983, p. 277. [3.2] Pease, Bob, and Ed Maddox, “The Subtleties of Settling Time,” The New Lightning Empiricist, Teledyne Philbrick, Dedham MA, June 1971.

www.newnespress.com

Understanding Diodes and Their Problems

233

[3.3] Pease, Robert A., “Feedback provides regulator isolation,” EDN, November 24, 1983, p. 195. [3.4] Pease, Robert A., “Simple circuit detects loss of 4-20 mA signal,” Instruments & Control Systems, March 1982, p. 85. [3.5] Eveready Ni-Cad Battery Handbook, Eveready, Battery Products Div., 39 Old Ridgebury Rd., Danbury, CT. (203) 794-2000. [3.6] Battery Application Manual, Gates Energy Products, Box 861, Gainesville, FL 32602. (1-800-6271700). (Note: A sealed lead-acid and NiCd battery manual.) [3.7] Perez, Richard, The Complete Battery Book, Tab Books, Blue Ridge Summit, PA, 1985. [3.8] Small, Charles H., “Backup batteries,” EDN, October 30, 1986, p. 123. [3.9] Linden, David, Editor-in-Chief, The Handbook of Batteries and Fuel Cells, McGraw-Hill Book Co., New York, NY, 1984. (Note: The battery industry’s bible.) [3.10] Independent Battery Manufacturers Association, SLIG System Buyer’s Guide, 100 Larchwood Dr., Largo, FL 33540. (813) 586-1408. (Note: Don’t be put off by the title; this book is the best reference for lead-acid batteries.)

www.newnespress.com

This page intentionally left blank

CHAPTER 4

Bipolar Transistors Ian Hickman

Unlike semiconductor diodes, transistors did not see active service in the Second World War; they were born several years too late. In 1948 it was discovered that if a point contact diode detector were equipped with two cat’s whiskers rather than the usual one, spaced very close together, the current through one of them could be influenced by a current through the other. The crystal used was germanium, one of the rare earths, and the device had to be prepared by discharging a capacitor through each of the cat’s whiskers in turn to “form” a junction. Over the following years, the theory of conduction via junctions was elaborated as the physical processes were unraveled, and the more reproducible junction transistor replaced point contact transistors. However, the point contact transistor survives to this day in the form of the standard graphical symbol denoting a bipolar junction transistor (Figure 4.1(A)). This has three separate regions, as in Figure 4.1(B), which shows (purely diagrammatically and not to scale) an NPN junction transistor. With the base (another term dating from point contact days) short-circuited to the emitter, no collector current can flow since the collector/ base junction is a reverse biased diode, complete with depletion layer as shown. The higher the reverse bias voltage, the wider the depletion layer, which is found mainly on the collector side of the junction since the collector is more lightly doped than the base. In fact, the pentavalent atoms which make the collector n-type are found also in the base region. The base is a layer which has been converted to p-type by substituting so many trivalent (hole donating) atoms into the silicon lattice, e.g., by diffusion or ion bombardment, as to swamp the effect of the pentavalent atoms. So holes are the majority carriers in the base region, just as electrons are the majority carriers in the

www.newnespress.com

236

Chapter 4

www.newnespress.com

Bipolar Transistors

237

collector and emitter regions. The collector “junction” turns out then to be largely notional; it is simply that plane for which on one side (the base) holes or p-type donor atoms predominate, while on the other (the collector) electrons or n-type donor atoms predominate, albeit at a much lower concentration. Figure 4.1(C) shows what happens when the base/emitter junction is forward biased. Electrons flow from the emitter into the base region and, simultaneously, holes flow from the base into the emitter. The latter play no useful part in transistor action: they contribute to the base current but not to the collector current. Their effect is minimized by making the n-type emitter doping a hundred times or more heavier than the base doping, so that the vast majority of current flow across the emitter/base junction consists of electrons flowing into the base from the emitter. Some of these electrons flow out of the base, forming the greater part of the base current. But most of them, being minority carriers (electrons in what should be a p-type region) are swept across the collector junction by the electric field gradient existing across the depletion layer. This is illustrated (in diagrammatic form) in Figure 4.1(C), while Figure 4.1(D) shows the collector characteristics of a small-signal NPN transistor and Figure 4.1(E) those of an NPN power transistor. It can be seen that, except at very low values, the collector voltage has comparatively little effect upon the collector current, for a given constant base current. For this reason, the bipolar junction transistor is often described as having a “pentode-like” output characteristic, by an analogy dating from the days of valves. This is a fair analogy as far as the collector characteristic is concerned, but there the similarity ends. The pentode’s anode current is controlled by the g1 (control grid) voltage, but there is, at least for negative values of control grid voltage, negligible grid FIGURE 4.1: The bipolar transistor. (A) Bipolar transistor symbols. (B) NPN junction transistor, cut-off condition. Only majority carriers are shown. The emitter depletion region is very much narrower than the collector depletion region because of reverse bias and higher doping levels. Only a very small collector leakage current Icb flows. (C) NPN small signal silicon junction transistor, conducting. Only minority carriers are shown. The DC common emitter current gain is hFE ¼ IcIb, roughly constant and typically around 100. The AC small signal current gain is hfe ¼ dIc/dIb ¼ ic/ib. (D) Collection current versus collector/ emitter voltage, for an NPN small signal transistor (BC 107/8/9). (E) Collector current versus collector/emitter voltage, for an NPN power transistor. (F) hFE versus collector current for an NPN small signal transistor. (G) Collector current versus base/emitter voltage for an NPN small signal transistor. (Parts (D) to (G) reproduced by courtesy of Philips Components Ltd.)

www.newnespress.com

238

Chapter 4

current. By contrast, the base/emitter input circuit of a transistor looks very much like a diode, and the collector current is more linearly related to the base current than to the base/emitter voltage (Figure 4.1(F) and (G)). For a silicon NPN transistor, little current flows in either the base or collector circuit until the base/emitter voltage Vbe reaches about þ0.6V, the corresponding figure for a germanium NPN transistor being about þ0.3V. For both types, the Vbe corresponding to a given collector current falls by about 2 mV for each degree centigrade of temperature rise, whether this is due to the ambient temperature increasing or due to the collector dissipation warming the transistor up. The reduction in Vbe may well cause an increase in collector current and dissipation, heating the transistor further and resulting in a further fall in Vbe. It thus behooves the circuit designer, especially when dealing with power transistors, to ensure that this process cannot lead to thermal runaway and destruction of the transistor. Although the base/emitter junction behaves like a diode, exhibiting an incremental resistance of 25/Ie at the emitter, most of the emitter current appears in the collector circuit, as has been described above. The ratio Ic/Ib is denoted by the svmbol hFE and is colloquially called the DC current gain or static forward current transfer ratio. Thus, if a base current of 10 mA results in a collector current of 3 mA—typically the case for a high-gain general purpose audiofrequency NPN transistor such as a BC109—then hFE ¼ 300. As Figure 4.1(F) shows, the value found for hFE will vary somewhat according to the conditions (collector current and voltage) at which it is measured. When designing a transistor amplifier stage, it is necessary to ensure that any transistor of the type to be used, regardless of its current gain, its Vbe, etc., will work reliably over a wide range of temperatures: the no-signal DC conditions must be stable and well defined. The DC current gain hFE is the appropriate gain parameter to use for this purpose. When working out the stage gain or AC small-signal amplification provided by the stage, hfe is the appropriate parameter, this is the AC current gain dIc ¼ dIb. Usefully, for many modern small-signal transistors there is little difference in the value of hFE and hfe over a considerable range of current, as can be seen from Figures 4.1(F) and 4.2(A) (allowing for the linear hFE axis in one and the logarithmic hfe axis in the other). Once the AC performance of a transistor is considered, it is essential to allow for the effects of reactance. Just as there is capacitance between the various electrodes of a valve, so too there are unavoidable capacitances associated with the three electrodes of a transistor. The collector/base capacitance, though usually not the largest of these, is particularly important as it provides a path for AC signals from the collector circuit

www.newnespress.com

Bipolar Transistors

239

FIGURE 4.2: Small-signal amplifiers. (A) hfe versus collector current for an NPN small-signal transistor of same type as in Figure 4.4(F) (reproduced by courtesy of Philips Components Ltd.). (B) Common emitter equivalent circuit. (C) Common emitter audio amplifier. Ib ¼ base bias or standing current; Ic ¼ collector standing current; ic ¼ useful signal current in load. (D) Common base RF amplifier. (Continued)

www.newnespress.com

240

Chapter 4

Figure 4.2: (Cont’d) (E) Common collector high-input-impedance audio amplifier. back to the base circuit. In this respect, the transistor is more like a triode than a pentode, and as such the Miller effect will reduce the high-frequency gain of a transistor amplifier stage, and may even cause an RF stage to oscillate due to feedback of in-phase energy from the collector to the base circuit. One sees many different theoretical models for the bipolar transistor, and almost as many different sets of parameters to describe it: z, g, y, hybrid, s, etc. Some equivalent circuits are thought to be particularly appropriate to a particular configuration, e.g., grounded base, while others try to model the transistor in a way that is independent of how it is connected. Over the years numerous workers have elaborated such models, each proclaiming the advantages of his particular equivalent circuit. Just one particular set of parameters will be mentioned here, because they have been widely used and because they have given rise to the symbol commonly used to denote a transistor’s current gain. These are the hybrid parameters which are generally applicable to any two-port network, i.e., one with an input circuit and a separate output circuit. Figure 4.3(A) shows such a two-port, with all the detail of its internal circuitry hidden inside a box—the well-known “black box” of electronics. The voltages and currents at the two ports are as defined in Figure 4.1(A), and I have used v and i rather than V and I to indicate small-signal alternating currents, not the standing DC bias conditions. Now v1, i1, v2, and i2 are all variables and their interrelation can be described in terms of four h parameters as follows: v1 ¼ h11 i1 þ h12 v2

www.newnespress.com

ð4:1Þ

Bipolar Transistors

241

FIGURE 4.3: h parameters. (A) Generalized two-port black box. v and i are smallsignal alternating qualities. At both ports, the current is shown as in phase with the voltage (at least at low frequencies), i.e., both ports are considered as resistances (impedances). (B) Transistor model using hybrid parameters. (C) h parameters of a typical small-signal transistor family. (Reproduced by courtesy of Philips Components Ltd.)

www.newnespress.com

242

Chapter 4 i2 ¼ h21 i1 þ h22 v2

ð4:2Þ

Each of the h parameters is defined in terms of two of the four variables by applying either of the two conditions i1 ¼ 0 or v2 ¼ 0: h11 ¼

v1 i1

j

h21 ¼

i2 i1

j

h12 ¼

v1 v2

j

h22 ¼

i2 v2

j

v2 ¼ 0

v2 ¼ 0

i1 ¼ 0

i1 ¼ 0

ð4:3Þ

ð4:4Þ

ð4:5Þ

ð4:6Þ

Thus h11 is the input impedance with the output port short-circuited as far as AC signals are concerned. At least at low frequencies, this impedance will be resistive and its units will be ohms. Next, h21 is the current transfer ratio, again with the output circuit short-circuited so that no output voltage variations result: being a pure ratio, h21 has no units. Like h11 it will be a complex quantity at high frequencies, i.e., the output current will not be exactly in phase with the input current. Third, h12 is the voltage feedback ratio, i.e., the voltage appearing at the input port as the result of the voltage variations at the output port (again this will be a complex number at high frequencies). Finally, h22 is the output admittance, measured—like h12—with the input port opencircuit to signals. These parameters are called hybrid because of the mixture of units: impedance, admittance and pure ratios. In equation (4.1) the input voltage v1 is shown as being the result of the potential drop due to i1 flowing through the input impedance plus a term representing the influence of any output voltage variation v2 on the input circuit. When considering only small signals, to which the transistor responds in a linear manner, it is valid simply to add the two effects as shown. In fact the hybrid parameters are examples of partial differentials: these describe how a function of two variables reacts when first one variable is changed

www.newnespress.com

Bipolar Transistors

243

while the other is held constant, and then vice versa. Here, v1 is a function of both i1 and v2—so h11 ¼ @v1/@i1 with v2 held constant (short-circuited), and h12 ¼ @v1/@v2 with the other parameter i1 held constant at zero (open-circuit). Likewise, i2 is a function of both i1 and v2; the relevant parameters h21 and h22 are defined by equations (4.4) and (4.6), and i2 is as defined in equation (4.2). Of course the interrelation of v1, i1, v2 and i2 could be specified in other ways: the above scheme is simply the one used with h parameters. The particular utility of h parameters for specifying transistors arises from the ease of determining h11 and h21 with the output circuit short-circuited to signal currents. Having defined h parameters, they can be shown connected as in Figure 4.3(B). Since a transistor has only three electrodes, the dashed line has been added to show that one of them must be common to both the input and the output ports. The common electrode may be the base or the collector, but particularly important is the case where the input and output circuits have a common emitter. Armed with the model of Figure 4.3(B) and knowing the source and load impedance, you can now proceed to calculate the gain of a transistor stage—provided you know the relevant values of the four h parameters (see Figure 4.3(C)). For example, for a common emitter stage you will need hie (the input impedance h11 in the common emitter configuration), hfe (the common emitter forward current transfer ratio or current gain corresponding to h21), hre (the common emitter voltage feedback ratio corresponding to h12) and hoe (the common emitter output admittance corresponding to h22). You will generally find that the data sheet for the transistor you are using quotes maximum and minimum values for hfe at a given collector current and voltage, and may well also include a graph showing how the typical or normalized value of hfe varies with the standing collector current Ic. Sometimes, particularly with power transistors, only hFE is quoted: this is simply the ratio Ic/Ib, often called the DC current gain or static forward current transfer ratio. As mentioned earlier, for most transistors this can often be taken as a fair guide or approximation for hfe (for example, compare Figures 4.1(F) and 4.2(a)). From these it can be seen that over the range 0.1 to 10 mA collector current, the typical value of hFE is slightly greater than that of hFE, so the latter can be taken as a guide to hfe, with a little in hand for safety. Less commonly you may find hoe quoted on the data sheet, while hie and hre are often simply not quoted at all. Sometimes a mixture of parameters is quoted; for example, data for the silicon NPN transistor type 2N930 quote hFE at five different values of collector current, and low-frequency (1 kHz) values for hib, hrb, hfe and hob—all at 5V, 1 mA. The only data given to assist the designer in predicting the device’s performance at high frequency are fT and Cobo. The transition

www.newnespress.com

244

Chapter 4

frequency fT is the notional frequency at which |hfe| has fallen to unity, projected at – 6dB per octave from a measurement at some lower frequency. For example, fT (min.) for a 2N918 NPN transistor is 600 MHz measured at 100 MHz, i.e., its common emitter current gain hfe at 100 MHz is at least 6. Cobo is the common base output capacitance measured at Ic ¼ 0, at the stated Vcb and test frequency (10V and 140 kHz in the case of the 2N918). If you were designing a common base or common collector stage, then you would need the corresponding set of h parameters, namely hib, hfb, hrb and hob or hic, hfc, hrc and hoc respectively. These are seldom available—in fact, h parameters together with z, v, i and transmission parameters are probably used more often in the examination hall than in the laboratory. The notable exception are the scattering parameters s, which are widely used in radio-frequency and microwave circuit design. Not only are many UHF and microwave devices (bipolar transistors, silicon and gallium arsenide field-effect transistors) specified on the data sheet in s parameters, but s parameter test sets are commonplace in RF and microwave development laboratories. This means that if it is necessary to use a device at a different supply voltage and current from that at which the data sheet parameters are specified, they can be checked at those actual operating conditions. The h parameters for a given transistor configuration, say grounded emitter, can be compared with the elements of an equivalent circuit designed to mimic the operation of the device. In Figure 4.2(B) re is the incremental slope resistance of the base/emitter diode; it was shown earlier that this is approximately equal to 25/Ie where Ie is the standing emitter current in milliamperes. Resistance rc is the collector slope or incremental resistance, which is high. (For a small-signal transistor in a common emitter circuit, say a BC109 at 2 mA collector current, 15K would be a typical value: see Figure 4.3(C)). The base input resistance rb is much higher than 25/Ie, since most of the emitter current flows into the collector circuit, a useful approximation being hfe  25/Ie. The ideal voltage generator mbc represents the voltage feedback h12 (hre in this case), while the constant current generator acb represents h21 or hfe, the ratio of collector current to base current. Comparing Figures 4.2(B) and 4.3(B), you can see that h11 ¼ rb þ re, h12 ¼ mbc, h21 ¼ acb and h22 ¼ 1/(reþrc). Not the least confusing aspect of electronics is the range of different symbols used to represent this or that parameter, so it will be worth clearing up some of this right here. The small-signal common emitter current gain is, as has already been seen, sometimes called acb, but more often hfe; the symbol b is also used. The symbol ace or

www.newnespress.com

Bipolar Transistors

245

just a is used to denote the common base forward current transfer ratio hfb: the term gain is perhaps less appropriate here, as ic is actually slightly less than ie, the difference being the base current ib. It follows from this that b ¼ a/(1 – a). The symbols a and b have largely fallen into disuse, probably because it is not immediately obvious whether they refer to small-signal or DC gain: with hfe and hFE—or hfb and hFB—you know at once exactly where you stand. When h parameters for a given device are available, their utility is limited by two factors: first, usually typical values only are given (except in the case of hfe) and second, they are measured at a frequency in the audio range, such as 1 kHz. At higher frequencies the performance is limited by two factors: the inherent capacitances associated with the transistor structure, and the reduction of current gain at high frequencies. In addition to their use as small-signal amplifiers, transistors are also used as switches. In this mode they are either reverse biased at the base, so that no collector current flows or conducting heavily so that the magnitude of the voltage drop across the collector load approaches that of the collector supply rail. The transistor is then said to be bottomed, its Vce being equal to or even less than Vbe. For this type of large-signal application, the small-signal parameters mentioned earlier are of little if any use. In fact, if (as is usually the case) one is interested in switching the transistor on or off as quickly as possible, it can more usefully be considered as a charge-controlled rather than a current-controlled device. Here again, although sophisticated theoretical models of switching performance exist, they often involve parameters (such as rbb0 , the extrinsic or ohmic part of the base resistance) for which data sheets frequently fail to provide even a typical value. Thus one is usually forced to adopt a more pragmatic approach, based upon such data sheet values as are available, plus the manufacturer’s application notes if any, backed up by practical in-circuit measurements. Returning for the moment to small-signal amplifiers, Figure 4.2(C), (D) and (E) shows the three possible configurations of a single-transistor amplifier and indicates the salient performance features of each. Since the majority of applications nowadays tend to use NPN devices, this type has been illustrated. Most early transistors were PNP types; these required a radical readjustment of the thought processes of electronic engineers brought up on valve circuits, since with PNP transistors the “supply rail” was negative with respect to ground. The confusion was greatest in switching (logic) circuits, where one was used to the anode of a cut-off valve rising to the (positive) HT rail, this being usually the logic 1 state. Almost overnight, engineers had to get used to collectors

www.newnespress.com

246

Chapter 4

flying up to –6V when cut off, and vice versa. Then NPN devices became more and more readily available and eventually came to predominate. Thus the modern circuit engineer has the great advantage of being able to employ either NPN or PNP devices in a circuit, whichever proves most convenient—and not infrequently both types are used together. The modern valve circuit engineer, by contrast, still has to make do without a thermionic equivalent of the PNP transistor. A constant grumble of the circuit designer was for many years that the current gain hFE of power transistors, especially at high currents, was too low. The transistor manufacturers’ answer to this complaint was the Darlington, which is now available in a wide variety of case styles and voltage (and current) ratings in both NPN and PNP versions. The circuit designer had already for years been using the emitter current of one transistor to supply the base current of another, as in Figure 4.4(A). The Darlington compound transistor, now simply called the Darlington, integrates both transistors, two resistors to assist in rapid turn-off in switching applications, and usually (as in the case of the ubiquitous TIP120 series from Texas Instruments) an antiparallel diode between collector and emitter. Despite the great convenience of a power transistor with a value of hFE in excess of 1000, the one fly in the ointment is the saturation or bottoming voltage. In a small-signal transistor (and even some power transistors) this may be as low as 200 mV, though usually one or two volts, but in a power Darlington it

FIGURE 4.4: (A) Darlington connected discrete transistors. (B) Typical monolithic NPN Darlington power transistor. (Reproduced by courtesy of Philips Components Ltd.)

www.newnespress.com

Bipolar Transistors

247

is often as much as 2 to 4V. The reason is apparent from Figure 4.4(B): the Vce sat of the compound transistor cannot be less than the Vce sat of the first transistor plus the Vbe of the second.

Reference “Current-feedback op-amps ease high-speed circuit design,” P. Harold, EDN, July 1988.

www.newnespress.com

This page intentionally left blank

CHAPTER 5

Transistors Field-Effect Ian Hickman

An important milestone in the development of modern active semiconductor devices was the field-effect transistor, or FET for short. These did not become generally available until the 1960s, although they were described in detail and analyzed as early as 1952. Figure 5.1(A) shows the symbols and Figure 5.1(B) and (C) the construction and operation of the first type introduced, the depletion mode junction FET or JFET. In this device, in contrast to the bipolar transistor, conduction is by means of majority carriers which flow through the channel between the source (analogous to an emitter or cathode) and the drain (collector or anode). The gate is a region of silicon of opposite polarity to the source cum channel cum drain. When the gate is at the same potential as the source and drain, its depletion region is shallow and current carriers (electrons in the case of the N-channel FET shown in Figure 5.1(C)) can flow between the source and the drain. The FET is thus a unipolar device, and minority carriers play no part in its action. As the gate is made progressively more negative, the depletion layer extends across the channel, depleting it of carriers and eventually pinching off the conducting path entirely when Vgs reaches Vp, the pinch-off voltage. Thus for zero (or only very small) voltages of either polarity between the drain and the source, the device can be used as a passive voltage-controlled resistor. The JFET is, however, more normally employed in the active mode as an amplifier (Figure 5.1(D)) with a positive supply rail (for an N-channel JFET), much like an NPN transistor stage. Figure 5.1(E) shows a typical drain characteristic. Provided that the gate is reversed biased (as it normally will be) it draws no current.

www.newnespress.com

FIGURE 5.1: Depletion mode junction field-effect transistors. (A) Symbols. (B) Structure of an N-channel JFET. (C) Sectional view of an N-channel JFET. The Pþ upper and lower gate regions should be imagined to be connected in front of the plane of the paper, so that the N-channel is surrounded by an annular gate region. (D) JFET audio-frequency amplifier. (E) Characteristics of N-channel JFET: pinch-off voltage Vp ¼ 6V. (Parts (B), (C) and (E) reproduced by courtesy of Philips Components Ltd.).

www.newnespress.com

Transistors Field-Effect

251

The positive excursions of gate voltage of an N-channel JFET, or the negative excursions in the case of a P-channel JFET, must be limited to less than about 0.5V to avoid turn-on of the gate/source junction; otherwise the benefit of a high input impedance is lost. In the metal-oxide semiconductor field-effect transistor (MOSFET) the gate is isolated from the channel by a thin layer of silicon dioxide, which is a nonconductor; thus, the gate circuit never conducts regardless of its polarity relative to the channel. The channel is a thin layer formed between the substrate and the oxide. In the enhancement (normally off) MOSFET, a channel of semiconductor of the same polarity as the source and drain is induced in the substrate by the voltage applied to the gate (Figure 5.2(B)). In the depletion (normally on) MOSFET, a gate voltage is effectively built in by ions trapped in the gate oxide (Figure 5.2(C)). Figure 5.2(A) shows symbols for the four possible types, and Figure 5.2(D) summarizes the characteristics of N-channel types. Since it is much easier to arrange for positive ions to be trapped in the gate oxide than negative ions or electrons, P-channel depletion MOSFETs are not generally available. Indeed, for both JFETs and MOSFETs of all types, N-channel devices far outnumber P-channel devices. In consequence, one only chooses a P-channel device where it notably simplifies the circuitry or where it is required to operate with an N-channel device as a complementary pair. Note that while the source and substrate are internally connected in many MOSFETS, in some (such as the Motorola 2N351) the substrate connection is brought out on a separate lead. In some instances it is possible to use the substrate, where brought out separately, as another input terminal. For example, in a frequency changer application, the input signal may be applied to the gate and the local oscillator signal to the substrate. In high-power MOSFETS, whether designed for switching applications or as HF/VHF/UHF power amplifiers, the substrate is always internally connected to the source. In the N-channel dual-gate MOSFET (Figure 5.3) there is a second gate between gate 1 and the drain. Gate 2 is typically operated at þ4V with respect to the source and serves the same purpose as the screen grid in a tetrode or pentode. Consequently the reverse transfer capacitance Crss between drain and gate 1 is only about 0.01 pF, against 1 pF or thereabouts for small-signal JFETs, single-gate MOSFETs and most bipolar transistors designed for RF applications. N-channel power MOSFETs for switching applications are available with drain voltage ratings up to 500V or more and are capable of passing 20A with a drain/source

www.newnespress.com

252

Chapter 5 MOS-type

VP

Circuit symbol d

Normally-on (depletion type)



0

+

s VGS

s Nchannel

+

VGS >Vp

ID

b

g

VDS

VDS.ID

g

ID

d

metallized layer (AL)

oxide layer (SiO2)

d Normally-off (enhancement type)

>0

n+

>0 p substrate

VGS

s

d Normally-on 1) (depletion type)

n+

ID

b

g

−ID

b

g

>0

7Z66574 b

0

+

−1V

DS

+ n+

V

−2V −3V

7Z66573 VP

b

C

0

VGS

0

7Z66572

VDS

D

FIGURE 5.2: Metal-oxide semiconductor field-effect transistors. (A) MOSFET types. Substrate terminal b (bulk) is generally connected to the source, often internally. (B) Cross-section through an N-channel enhancement (normally off) MOSFET. (C) Cross-section through an N-channel depletion (normally on) MOSFET. (D) Examples of FET characteristics: (a) normally off (enhancement); (b) normally on (depletion and enhancement); (c) pure depletion (JFETs only). (Parts (A) to (D) reproduced by courtesy of Philips Components Ltd.).

www.newnespress.com

Transistors Field-Effect

253

Source and substrate (bulk)

A VGG

TUT D

9.1 k 0.001 µF

12 pF

G2 G1

5.6 pF

3.0 k

s

To 5Ω Load

L2

0.001 mF

From 50Ω Source

0.001 mF L1

120

6.2 k

SiO2

n+

18

20

B

C g1

28 VG2S = 4.0 V IDSS = 12.8 mA 26 VG1S = +1.0 V 24 22 20 +0.5 V 18 16 14 12 0V 10 8.0 −0.5 V 6.0 4.0 2.0 −1.0 V 0 0 2.0 4.0 6.0 8.0 10 12 14 16

VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)

+18 V

s

ID, DRAIN CURRENT (mA)

Drain Gate 2 Gate 1

g2

d

d g2



upper” MOS-FET

n+ p substrate

g1 7Z66569

a

“ S

lower” MOS-FET

7Z66587

b

D

FIGURE 5.3: Dual-gate MOSFETS. (A) Dual-gate N-channel MOSFET symbol. Gate protection diodes, not shown, are fabricated on the chip in many device types. These limit the gate/source voltage excursion in either polarity, to protect the thin gate oxide layer from excessive voltages, e.g., static charges. (B) Drain characteristics (3N203/MPF203). (C) Amplifier with AGC applied to gate 2.50V source and load (3N203/MPF203). (D) Construction and discrete equivalent of a dual-gate N-channel MOSFET. Parts (B) and (C) reproduced by courtesy of Motorola Inc. Part (D) reproduced by courtesy of Philips Components Ltd. voltage drop of only a few volts, corresponding to a drain/source resistance in the fully on condition of rds on on of just a few hundred milliohms. Other devices with lower drain voltage ratings exhibit rds on resistances as low as 0.010 ohms, and improved devices are constantly being developed and introduced. Consequently these figures will already doubtless be out of date by the time you read this. A very high drain voltage rating in a power MOSFET requires the use of a high-resistivity drain region, so that very low levels of rds on cannot be achieved in high-voltage MOSFETs. A development which provides a lower drain/source voltage drop in the fully on condition utilizes an additional p-type layer at the drain connection. This is indicated by

www.newnespress.com

254

Chapter 5

FIGURE 5.4: The gain enhanced MOSFET (GEMFET). (A) Symbols for GEMFET, COMFET (conductivity modulated FET) and other similar devices. (B) Structure and equivalent circuit of the GEMFET. (Reproduced by courtesy of Motorola Inc.). the arrowhead on the symbol for this type of device (Figure 5.4A). The device is variously known as a conductivity modulated power MOSFET or COMFET (trademark of GE/RCA), as a gain enhanced MOSFET or GEMFET (trademark of Motorola), and so on. Like the basic MOSFET these are all varieties of insulated gate field-effect transistors (IGFETs). The additional heavily doped p-type drain region results in the injection of minority carriers (holes) into the main n-type drain region when the device switches on, supplementing the majority carrier electrons and reducing the drain region on voltage drop. However, nothing comes for free in this world, and the price paid here is a slower switch-off than a pure MOSFET; this is a characteristic of devices like bipolar transistors which use minority carrier conduction. An interesting result of the additional drain P layer is that the antiparallel diode inherent in a normal power MOSFET—and in Darlingtons—is no longer connected to the drain. Consequently COMFETS, GEMFETs and similar devices will actually block reverse drain voltages, i.e., N-channel types will not conduct when the drain voltage is negative with respect to source. Indeed, the structure has much in common with an insulated gate silicon controlled rectifier (SCR), to be covered later.

References “Current-feedback op-amps ease high-speed circuit design,” P. Harold, EDN, July 1988.

www.newnespress.com

CHAPTER 6

Identifying and Avoiding Transistor Problems Robert Pease

Although transistors—both bipolars and MOSFETs—are immune to many problems, you can still have transistor troubles. Robust design methods and proper assumptions regarding their performance characteristics will steer you past the shoals of transistor vexation and the rocks of transistor disasters. Transistors are wonderful—they’re so powerful and versatile. With a handful of transistors, you can build almost any kind of high-performance circuit: a fast op-amp, a video buffer, or a unique logic circuit. On the other hand, transistors are uniquely adept at causing trouble. For example, a simple amplifier probably won’t survive if you short the input to the power supplies or the output to ground. Fortunately, most op-amps include forgiving features, so that they can survive these conditions. When the mA741 and the LM101 op-amps were designed, they included extra transistors to ensure that their inputs and outputs would survive such abuse. But an individual transistor is vulnerable to damage by excessive forward or reverse current at its input, and almost every transistor is capable of melting. So it’s up to us, the engineers, to design transistor circuits so that the transistors do not blow up, and we must troubleshoot these circuits when and if they do. A simple and sometimes not-so-obvious problem is installing a transistor incorrectly. Because transistors have three terminals, the possibility of a wrong connection is considerably greater than with a mere diode. Small-signal transistors are often installed

www.newnespress.com

256

Chapter 6

so close to a printed-circuit board that you can’t see if the leads are crossed or shorted to a transistor’s can or to a PC trace. In fact, I recall some boards in which the leads were often crossed and about every tenth transistor was the wrong gender—PNP where an NPN should have been, or vice versa. I’ve thought about it a lot, and I can’t think of any circuits that work equally well whether you install a transistor of the opposite sex. So, mind your Ps and Qs, your Ps and Ns, your 2N1302s and 2N1303s, and your 2N3904s and 2N3906s. In addition to installing a transistor correctly, you must design with it correctly. First of all, unless they are completely protected from the rest of the world, transistors require input protection. Most transistors can withstand dozens of milliamperes of forward base current but will die if you apply “only a few volts” of forward bias. One of my pet peeves has to do with adding protective components. MIL-HDBK-217 has always said that a circuit’s reliability decreases when components are added. Yet when you add resistors or transistors to protect an amplifier’s input or output, the circuit’s reliability actually improves. It just goes to show that you can’t believe everything you read in a military specification. (For detailed criticism of the notion of computing reliability per MIL-HDBK-217, see Ref. 6.1.) Similarly, if you pump current out of the base of a transistor, the base-emitter junction will break down or “zener.” This reverse current—even if it’s as low as nanoamperes or very brief in duration—tends to degrade the low-current beta of the transistor, at least on a temporary basis. So in cases where accuracy is important, find a way to avoid reverse-biasing the inputs. Bob Widlar reminded me that the high-current beta of a transistor is generally not degraded by this zenering, so if you are hammering the VEB of a transistor in a switch-mode regulator, that will not necessarily do it any harm, nor degrade its high-current beta. Transistors are also susceptible to ESD—electrostatic discharge. If you walk across a rug on a dry day, charge yourself up to a few thousand volts, and then touch your finger to an NPN’s base, it will probably survive because a forward-biased junction can survive a pulse of a few amperes for a small part of a microsecond. But, if you pull-up the emitter of a grounded-base NPN stage, or the base of a PNP, you risk reversebiasing the base-emitter junction. This reverse bias can cause significant damage to the base-emitter junction and might even destroy a small transistor. When designing an IC, smart designers add clamp diodes, so that any pin can survive a minimum of þ and 2000V of ESD. Many IC pins can typically survive two or three times this amount. These ESD-survival design goals are based on the “human-body”

www.newnespress.com

Identifying and Avoiding Transistor Problems

257

model, in which the impedance equals about 100 pF in series with 1500O. With discrete transistors, whose junctions are considerably larger than the small geometries found in ICs, ESD damage may not be as severe. But in some cases, ESD damage can still happen. Delicate RF transistors such as 2N918s, 2N4275s, and 2N2369s sometimes blow up “when you just look at ‘em” because their junctions are so small. Other transistor-related problems arise when engineers make design assumptions. Every beginner learns that the VBE of a transistor decreases by about 2 mV per degree Celsius and increases by about 60 mV per decade of current. Don’t forget about the side effects of these rules, or misapply them at extreme temperatures. Don’t make sloppy assumptions about VBEs. For instance, it’s not fair to ask a pair of transistors to have well-matched VBEs if they’re located more than 0.1 in. apart and there are heat sources, power sources, cold drafts, or hot breezes in the neighborhood. Matched pairs of transistors should be glued together for better results. Of course, for best results, monolithic dual transistors like the LM394 give the best matching. I’ve seen people get patents on circuits that don’t even work—based on misconceptions of the relationships between VBE and current. It’s fair to assume that two matched transistors with the same VBE at the same small current will have about the same temperature coefficient of VBE. But you wouldn’t want to make any rash assumptions if the two transistors came from different manufacturers or from the same manufacturer at different times. Similarly, transistors from different manufacturers will have different characteristics when going into and coming out of saturation, especially when you’re driving the transistors at high speeds. In my experience, a components engineer is a very valuable person to have around and can save you a lot of grief by preventing unqualified components from confusing the performance of your circuits. Another assumption engineers make has to do with a transistor’s failure mode. In many cases, people say that a transistor, like a diode, fails as a short circuit or in a lowimpedance mode. But unlike a diode, the transistor is normally connected to its leads with relatively small lead-bond wires; so if there’s a lot of energy in the power supply, the short circuit will cause large currents to flow, vaporizing the lead bonds. As the lead bonds fail, the transistor will ultimately fail as an open circuit.

6.1 More Beta—More Better? It’s nice to design with high-beta transistors, and, “if some is good, more’s better.” But, as with most things in life, too much can be disastrous. The h-parameter, hrb, is equal to

www.newnespress.com

258

Chapter 6

DVBE/DVCB with the base grounded. Many engineers have learned that as beta rises, so does hrb. As beta rises and hrb rises, the transistor’s output impedance decreases; its Early voltage falls; its voltage gain decreases; and its common-emitter breakdown voltage, BVCEO, may also decrease. (The Early voltage of a transistor is the amount of VCE that causes the collector current to increase to approximately two times its low-voltage value, assuming a constant base drive. VEarly is approximately equal to 26 mV  (l/hrb)). So, in many circuits there is a point where higher beta simply makes the gain lower, not higher. Another way to effectively increase “beta” is to use the Darlington connection: but the voltage gain and noise may degrade, the response may get flaky, and the base current may decrease only slightly. When I was a kid engineer, I studied the ways that Tektronix made good use of the tubes and transistors in their mainframes and plug-ins. Those engineers didn’t use many Darlingtons. To this day, I keep learning more and more reasons not to use Darlingtons or cascaded followers. For many years, it’s been more important (in most circuits) to have matched betas than to have skyhigh betas. You can match betas yourself, or you can buy monolithic dual matched transistors like the LM394, or you can buy four or five matched transistors on one monolithic substrate, such as an LM3045 or LM3086 monolithic transistor array. One of the nice things about bipolar transistors is that their transconductance, gm, is quite predictable. At room temperature, gm ¼ 38.6  IC. (This is much more consistent than the forward conductance of diodes, as mentioned in the previous chapter.) Since the voltage gain is defined as AV ¼ gm  ZL, computing it is often a trivial task. You may have to adjust this simple equation in certain cases. For instance, if you include an emitter-degeneration resistor, Re, the effective transconductance falls to l/(Re þ gm–1). AV is also influenced by temperature changes, bias shifts in the emitter current, hidden impedances in parallel with the load, and the finite output impedance of the transistor. Remember—higher beta devices can have much worse output impedance than normal. Also be aware that, although the transconductance of a well-biased bipolar transistor is quite predictable, beta usually has a wide range and is not nearly as predictable. So you have to watch out for adverse shifts in performance if the beta gets too low or too high and causes shifts in your operating points and biases.

6.2 Field-Effect Transistors For a given operating current, field-effect transistors normally have much poorer gm than bipolar transistors do. You’ll have to measure your devices to see how much lower.

www.newnespress.com

Identifying and Avoiding Transistor Problems

259

Additionally, the VGS of FETs can cover a very wide range, thus making them harder to bias than bipolars. JFETs (junction field-effect transistors) became popular 20 years ago because you could use them to make analog switches with resistances of 30O and lower. JFETs also help make good op-amps with lower input currents than bipolar devices, at least at moderate or cool temperatures. The BiFET™ process1 made it feasible to make JFETs along with bipolars on a monolithic circuit. It’s true that the characteristic of the best BiFET inputs are still slightly inferior to the best bipolar ones in terms of VOS temperature coefficient, long-term stability, and voltage noise. But these BiFET characteristics keep improving because of improved processing and innovative circuit design. As a result, BiFETs are quite close to bipolar transistors in terms of voltage accuracy. and offer the advantage of low input currents. at room temperature. JFETs can have a larger gate current when current flows through the source than when no current flows (which is called Igss). When I discovered this, and discussed it with Joel Cohen at Crystalonics back 20 years ago, we called it the Pease-Cohen Effect. I thought it was caused by imperfect ohmic contacts, but other engineers showed that

FIGURE 6.1: Using equations to analyze circuits can sometimes help you define a problem. But if the equations are inapplicable, they do a lot more harm than good. (Photo copyright Peggi Willis.)

1

A trademark of National Semiconductor Corporation.

www.newnespress.com

260

Chapter 6

it was actually caused by impact ionization, or “hot carriers.” Either way, the gate current has a tendency to increase as a linear function of source current, with an exponential dependence on high drain-source voltages. I recall working on a hybrid circuit that had some JFETs whose gate connection was supposed to be through the back of the die. I found that some of the dice didn’t have proper metallurgical processing, which caused some strange behavior. Initially, the gate acted as if it really were connected to the metal under the die, and would act that way for a long period of time. Then, after a while the gate would act like an open circuit with as much as 1V of error between the actual gate and the bottom of the die. The amplifier’s VOS would grow as large as 1V! The gate would remain disconnected until a voltage transient restored the connection for another week! The intermittency was awful because nothing would speed up the 1-week cycle-to-failure time. So, we had to go back and add definite lead bonds to the gate’s bond pad on the top of the chip, which we had been told was unnecessary. Ouch! When designing hybrids, you need to make sure to connect the substrate of a chip to the correct DC level. The bottom of a FET chip is usually tied to the gate, but the connection may be through a large and unspecified impedance. You have to be a pretty good chemist or metallurgist to be sure that you don’t have to add that bond to the gate’s metal bonding-pad, on the top of the die, just to get a good gate connection. The substrate of a discrete bipolar transistor’s die is the collector. Most linear and digital IC substrates are tied to the negative supply. Exceptions include the LM117 and similar adjustable positive regulators—their substrate is tied to Vout. The LM196 voltage regulator’s substrate is tied to the positive supply voltage, þVs, as are the substrates of the MM74HC00 family of chips, the NSC LMC660 and LPC660 family, and most of the dielectrically isolated op-amps from Harris. So, be aware of your IC’s substrate connection. If an LMlOlAH op-amp’s metal can should happen to bump against ground or þVS, you have a problem. Similarly, you shouldn’t let an HA2525’s case bump against ground or Vs. MOSFETs are widely used in digital ICs but are also very popular and useful in analog circuits, such as analog switches. The quad switches such as CD4016 and CD4066 are popular because of their low (typical) leakages and low price. Op amps with MOSFET inputs are starting to do well in the general-purpose op-amp market. MOSFETs used to have a bad reputation for excessive noise, but new IC devices, such as the LMC662 dual op-amp, demonstrate that clean processing can cure the problem, thus making MOSFETs competitive with BiFETs. They offer an advantage

www.newnespress.com

Identifying and Avoiding Transistor Problems

261

of a 1000:1 improvement in input current, decreased from 10 pA down to 10 fA. Just be careful not to let ESD near the inputs. Most MOSFET-input linear ICs do have protection diodes and may be able to withstand 600V, but they usually can’t survive 2000V. If you work with unprotected MOSFETs, such as the 3N160, you must keep the pins securely shorted until the device is soldered into its PC board in which the protection diodes are already installed. I do all of that and wash the transistor package with both an organic solvent and soap and water. And, I keep the sensitive gate circuits entirely off the PC board by pulling the gate pin up in the air and using point-to-point wiring. Air, which is a superior dielectric, is also a good insulator (Ref. 6.2). So far, I haven’t had any blown inputs or bad leakages—at least nothing as bad as 10 fA. On the other hand, when using CMOS digital ICs, I always plug them into live sockets; I never use conductive foam; and I never wear a ground strap on my wrist. And I’ve almost never had any failures—with one exception. One time I shuffled across a carpeted floor and pointed an accusatory finger at a CMOS IC. There was a small crack of ESD—probably 5000V—followed by a big snap as the IC blew out and crowbarred the entire power supply. Since ESD testing is usually done with the power OFF, then if you did some tests with the power ON, you might get some messy failure modes like the one I just mentioned. Always be wary of any devices that manufacturers claim are safe from ESD. One reader reminded me that in some cases, if you abuse CMOS ICs with ESD, they may not fail instantly, but they may become unreliable and fail at a later time. So, I must caution you that fooling around with CMOS ICs while you are not properly grounded might cause latent unreliability problems. If you do have to do troubleshooting of CMOS ICs while you are not grounded, if you decide to plug in CMOS ICs while the power busses are hot, just be aware that you might in some cases do some long-lasting harm to an occasional IC. But you have to use your judgment and trade off that possibility against the advantages of more free-swinging troubleshooting approaches.

6.3 Power Transistors may Hog Current As you build a bipolar transistor bigger and bigger, you may be tempted to go to extremes and make a huge power transistor. But there are practical limitations. Soon, the circuit capacitances cause oppressive drive requirements, and removing the heat is difficult. Still, no matter how big you build power transistors, people will find a use for

www.newnespress.com

262

Chapter 6

FIGURE 6.2: When you hit a component or circuit with a pulse of real ESD, you can never be sure what kind of trouble you’ll get—unless you’ve already tested it with an ESD simulator. (Photo copyright Peggi Willis.) them. Their most serious limitation on just building transistors bigger and bigger is secondary breakdown, which is what happens when you drive a transistor outside its “safe operating area.” When you operate a power transistor at very high currents and low voltages, the distributed emitter resistance of the device—which includes the resistance of the emitter metal and the inherent emitter resistivity—can cause enough I  R drop to force the entire emitter and its periphery to share the current. Now, let’s halve the current and double the voltage: The amount of dissipation is the same, but the I  R drop is cut in half. Now continue to halve the current and double the voltage. Soon you’ll reach a point where the ballasting (Figure 6.3) won’t be sufficient, and a hot spot will develop at a high-power point along the emitter. The inherent decrease of VBE will cause an increase of current in one small area. Unless this current is turned OFF promptly, it will continue to increase unchecked. This “current hogging” will cause local overheating, and may cause the area to melt or crater—this is what happens in “secondary breakdown.” By definition you have exceeded the secondary breakdown of the device. The designers of linear ICs use ballasting, cellular layouts, and thermal-limiting techniques, all of which can prevent harm in these cases (Ref. 3). Some discrete transistors are beginning to include these features. Fortunately, many manufacturers’ data sheets include permitted safe-area curves at various voltages and for various effective pulse-widths. So, it’s possible to design reliable power circuits with ordinary power transistors. The probability of an unreliable

www.newnespress.com

Identifying and Avoiding Transistor Problems COLLECTOR

EMITTERS

263

BALLAST RESISTORS

BASE

A

EMITTER

B

FIGURE 6.3: Ballast resistors, also known as sharing resistors, are often connected to the emitters of a number of paralleled transistors (A) to help the transistors share current and power. In an integrated circuit (B), the ballast resistors are often integrated with adjacent emitters. (Photo of National Semiconductor Corp’s LM 138.)

design or trouble increases as the power level increases, as the voltage increases, as the adequacy of the heat sink decreases, and as the safety margins shrink. For example, if the bolts on a heat sink aren’t tightened enough, the thermal path degrades and the part can run excessively hot. High temperature per se does not cause a power transistor to fail. But, if the drive circuitry was designed to turn a transistor ON and only a base-emitter resistor is available to turn it OFF, then at a very high temperature, the transistor will turn itself ON and there will be no adequate way to turn it OFF. Then it may go into secondary breakdown and overheat and fail. However, overheating does not by itself cause failure. I once applied a soldering iron to a 3-terminal voltage regulator—I hung it from the tip of the soldering iron—and then ran off to answer the phone. When I came back the next day, I discovered that the TO-3 package was still quite hot— þ300 C, which is normally recommended for only 10 seconds. When I cooled it off, the regulator ran fine and met spec. So, the old dictum that high temperature will necessarily degrade reliability is not always true. Still, it’s a good practice to not get your power transistors that hot, and to have a base drive that can pull the base OFF if they do get hot.

www.newnespress.com

264

Chapter 6

You can also run into problems if you tighten the screws on the heat sink too tight, or if the heat sink under the device is warped, or if it has bumps or burrs or foreign matter on it. If you tighten the bolt too much, you’ll overstress and warp the tab and die attach. Overstress may cause the die to pop right off the tab. The insulating washer under the power transistor can crack due to overstress or may fail after days or weeks or months. Even if you don’t have an insulating washer, overtorqueing the bolts of plasticpackaged power transistors is one of the few ways a user can mistreat and kill these devices. Why does the number 10 inch-pounds max, 5 typ, stick in my head? Because that’s the spec the Thermalloy man gave me for the 6/32 mounting bolts of TO-220 packages. For any other package, make sure you have the right spec for the torque. Don’t hire a gorilla to tighten the bolts.

6.4 Apply the 5-Second Rule Your finger is a pretty good heat detector—just be careful not to burn it with high voltages or very hot devices. A good rule of thumb is the 5-second rule: If you can hold your finger on a hot device for 5 seconds, the heat sink is about right, and the case temperature is about 85 C. If a component is hotter than that, too hot to touch, then dot your finger with saliva and apply it to the hot object for just a fraction of a second. If the moisture dries up quickly, the case is probably around 100 C; if it sizzles instantaneously, the case may be as hot as 140 C. Alternatively, you can buy an infrared imaging detector for a price of several thousand dollars, and you won’t burn your fingers. You will get beautiful color images on the TV screen, and contour maps of isothermal areas. You will learn a lot from those pictures. About twice a year, I wish I could borrow or rent one.

6.5 Fabrication Structures Make a Difference Another thing you should know when using bipolar power transistors is that there are two major fabrication structures: the epitaxial base, and the planar structure pioneered by Fairchild Semiconductor (Figure 6.5) (Ref. 6.4). (See my comments a couple paragraphs down concerning the obsolete single-diffused transistors.) Transistors fabricated with the epi-base structure are usually more rugged and have a wider safe operating area. Planar devices feature faster switching speeds and higher frequency response, but aren’t as rugged as the epi-base types. You can compare the two types by looking at the data sheets for the Motorola 2N3771 and the Harris 2N5039. The 2N.5039 planar device has a current-gain bandwidth 10 times greater than the 2N3771 epi-base device. The 2N.5039

www.newnespress.com

Identifying and Avoiding Transistor Problems

265

FIGURE 6.4: When using high-power amplifiers, there are there are certain problems you just never have if you use a big-enough heat sink. This heat sink’s thermal resistance is lower than 0.5 C/W. (Photo copyright Peggi Willis.)

BASE

EMITTER

BASE

BASE

EMITTER

BASE

P

N+

P

N+ P-EPT

P N-EPI

N-EPI N++SUBSTRATE N++SUBSTRATE

A

COLLECTOR CONNECTIONS

B

COLLECTOR CONNECTIONS

FIGURE 6.5: The characteristics of power transistors depend on their fabrication structure. The epitaxial-base structure (A) takes advantage of the properties of several different epitaxial layers to achieve good beta, good speed, low saturation, small die size, and low cost. This structure involves mesa etching, which accounts for the slopes at the die edges. Planar power transistors (B) can achieve very small geometries, small base-widths, and high-frequency responses, but they’re less rugged than epitaxial-base types, in terms of Forward-Biased SOA.

www.newnespress.com

266

Chapter 6

also has a switching speed faster than the 2N3771 when used as a saturated switch, but the 2N3771 has a considerably larger safe area if used for switching inductive loads. You can select the characteristics you prefer, and order the type you need. . . But be careful. If you breadboard with one type and then start building in production with the other, you might suddenly find that the bandwidth of the transistor has changed by a factor of 10 (or a factor of 0.1) or that the safe area doesn’t match that of the prototypes. Also be aware that the planar power devices, like the familiar 2N2222 and 2N3904, are quite capable of oscillating at high frequencies in the dozens of megahertz when operated in the linear region, so you should plan to use beads in the base and/or the emitter, to quash the oscillation. The slower epi-base devices don’t need that help very often. When I first wrote these articles on troubleshooting back in 1988, you could still buy the older “single-diffused’’ transistors such as 2N3055H and the old 2N3771. I wrote all about how these devices had even more Safe Operating Area than the epi-base device, so you might want to order these if you wanted a “really gutsy” transistor for driving inductive loads. Unfortunately, these transistors were obsolescent and obsolete; they were slow (perhaps 0.5 MHz of fa), had a large die area, and were expensive. For example, although these transistors required only one diffusion, in some cases this diffusion had to run 20 hours. Because of all these technical reasons, sales shrank until, in the last two years, all the single-diffused power transistors have been discontinued. So it’s kind of academic to talk about the old single-diffused parts (see Figure 6.6), but I included a mention here just for historical interest. Also, I included it because if you looked in my old EDN write-up and then tried to buy the devices I recommended, you would meet with incredulity. You might begin to question the sanity of yourself, or the salesman, or of Pease. When I inquired into the availability of these parts, I talked to many sales people who had no idea what I was talking about. Finally, when I was able to talk to technical people, they explained why these transistors were not available—they admitted that I was not dreaming, but that the parts had been discontinued recently. These engineers at some of the major power-transistor manufacturers were quite helpful as they explained that newer geometries helped planar power transistors approach the safe area of the other older types without sacrificing the planar advantages of speed. Also, power MOSFETs had even wider amounts of SOA, and their prices have been dropping, and they were able to take over many new tasks where the planars did not have enough SOA. So the puzzle all fits together.

www.newnespress.com

Identifying and Avoiding Transistor Problems BASE

EMITTER

267

BASE

N+

P

MESA ETCHING

N

A

COLLECTOR CONNECTIONS

FIGURE 6.6: In the old single-diffused structure, n-type dopants were diffused simultaneously into the front and back of a thin p-type wafer. This structure produced rugged transistors with wider Safe Operating Areas than the more modern epitaxial-base transistor types, in terms of Forward-Biased SOA. However, this fabrication has been obsoleted. There is still one tricky problem. Originally the old 2N3771 was a single-diffused part. If you wanted to buy an epi-base part, that was the MJ377 1. But now if you order a 2N3771, you get the epi-base part, which does meet and exceed the JEDEC 2N3771 specs. It just exceeds them a lot more than you would expect—like, the current-gainbandwidth is 10 or 20 higher. So, if you try to replace an old 2N377 1 with a new 2N377 1, please be aware that they are probably not very similar at all.

6.6 Power-Circuit Design Requires Expertise For many power circuits, your transistor choice may not be as clear-cut as in the previous examples. So, be careful. Design in this area is not for the hotshot just out of school—there are many tricky problems that can challenge even the most experienced designers. For example, if you try to add small ballasting resistors to ensure current sharing between several transistors, you may still have to do some transistor matching. This matching isn’t easy. You’ll need to consider your operating conditions; decide what parameters, such as beta and VBE, you’ll match; and figure out how to avoid the mix-and-match of different manufacturers’ devices. Such design questions are not trivial. When the performance or reliability of a power circuit is poor, it’s probably not the fault of a bad transistor. Instead, it’s quite possibly the fault of a bad or marginal driver circuit or an inadequate heat sink. Perhaps a device with different characteristics

www.newnespress.com

268

Chapter 6

was inadvertently substituted in place of the intended device. Or perhaps you chose the wrong transistor for the application. A possible scenario goes something like this. You build 10 prototypes, and they seem to work okay. You build 100 more, and half of them don’t work. You ask me for advice. I ask, “Did they ever work right?” And you reply, “Yes.” But wait a minute. There were 10 prototypes that worked, but the circuit design may have been a marginal one. Maybe the prototypes didn’t really work all that well. If they’re still around, it would be useful to go back and see if they had any margin to spare. If the 10 prototypes had a gain of 22,000, but the current crop of circuits has gains of 18,000 and fails the minimum spec of 20,000, your new units should not be called failures. It’s not that the circuit isn’t working at all, it’s just that your expectations were unrealistic. After all, every engineer has seen circuits that had no right to work, but they did work— for a while. And then when they began to fail, it was obviously just a hopeless case. So, which will burn you quickest, a marginal design or marginal components? That’s impossible to say. If you build in some safety margin, you may survive some of each. But you can’t design with big margins to cover every possibility, or your design will become a monster. That’s where experience and judgment must be invoked. . . An old friend wrote to me from Japan, “Why do you talk about having to troubleshoot 40% of the units in a batch of switching regulators? In Japan that would be considered a bad design. . .” I replied that I agreed that it sounds like a problem, but until you see what is the cause of the problems, it is unfair to throw any blame around. What if it was a bad workmanship problem? Then that does not sound like a bad design—unless the design was so difficult to execute that the assembly instructions could not be followed. Or maybe a bad part was put in the circuit. Or maybe it was a marginally bad design and part of the circuit does need to be changed—perhaps an extra test or screening of some components—before the circuit can run in production. But you cannot just say that if there is ever trouble, it is the design engineer’s fault. What if the design engineer designed a switching regulator that never had any problems in production—never ever—but it only puts out 1W per 8 cubic inches, and all the parts are very expensive, and then there is a lot of expensive testing on each component before assembly, to prove that there is a good safety margin. Is that a good design? I doubt it. Because if you tried to build a plane with too big a safety factor, it might be bigger than a 747, but able to carry only 10 passengers. Every circuit should be built with an appropriate safety factor. If you only use a transistor that is always SURE to work well, that may be an uneconomic safety factor. Judgment is required to get the right safety factor.

www.newnespress.com

Identifying and Avoiding Transistor Problems

269

6.7 MOSFETs Avoid Secondary Breakdown When it comes to power transistors, MOSFETs have certain advantages. For many years, MOSFETs have been available that switch faster than bipolar transistors, with smaller drive requirements. And MOSFETs are inherently stable against secondary breakdown and current hogging because the temperature coefficient of IDS vs. VGS is inherently stable at high current densities. If one area of the power device gets too hot, it tends to carry less current and thus has an inherent mechanism to avoid running away. This self-ballasting characteristic is a major reason for the popularity of MOSFETs over bipolar transistors. However, recent criticism points out that when you run a MOSFET at high-enough voltages and low current, the current density gets very small, the temperature coefficient of IDS vs. VGS reverses, and the device’s inherent freedom from current hogging may be lost (Ref. 6.5). So at high voltages and low current densities, watch out for this possibility. When the VDS gets high enough, MOSFETs can exhibit current hogging and “secondary breakdown” similar to that of bipolars!! The newer power MOSFETs are considerably more reliable and less expensive than the older devices. Even though you may need a lot of transient milliamps to turn the gate ON or OFF quickly, you don’t need a lot of amps to hold it ON like you do with a bipolar transistor. You can turn the newer devices OFF quicker, too, if you have enough transient gate drive current available. However, MOSFETs are not without their problem areas. If you persist in dissipating too many watts into a MOSFET, you can melt it just as you can melt a bipolar device. If you don’t overheat a MOSFET, the easiest way to cause a problem is to forget to insert a few dozen or hundred ohms of resistance (or a ferrite bead) right at the gate lead of the device. Otherwise, these devices have such high bandwidths that they can oscillate at much higher frequencies than bipolar transistors. For example, the first high-fidelity, all-MOSFET audio amplifier I ever saw blew up. It worked okay in the lab, but some misguided engineer decided that if a bandwidth of 5 Hz to 50 kHz was good, then 0.5 Hz to 500 kHz was better. Consequently, when the speaker cables were extended from 10 feet to 20 feet for a demonstration, the amplifier broke into a megahertz-region scream and promptly went up in smoke because of the lack of damping at the sources. I was told that after a minor redesign the amplifier was perfectly reliable. The redesign involved cutting the bandwidth down to a reasonable level, adding some ballasting in the sources, and tying antisnivet resistors directly to the gate pins. (Note: A snivet is a nasty, high-frequency oscillation originally found in

www.newnespress.com

270

Chapter 6

vacuum-tube TV sets—an oscillation similar to the oscillation of a MOSFET with no resistance in series with its gate.) As with bipolar transistors, MOSFETs are very reliable if you don’t exceed their voltage, current, or temperature ratings. Dissatisfaction with a device’s reliability or performance usually stems from the drivers or the related circuitry. Most MOSFETs have a maximum VGS rating of just 20 or 25V. A MOSFET may temporarily survive operation with 30 or 50V on the gate, but it’s not safe to run it up there forever. If you apply excessive gate voltage, gradual gain or threshold degradation may occur. So— please—don’t. Also, power MOSFETs are not quite as rugged as bipolars when it comes to surviving ESD transients. A common precaution is to add a little decoupling, clamping, or current-limiting circuitry, so that terminals accessible to the outside world can withstand ESD. DMOS FETs are so easy to apply that we usually forget about the parasitic bipolar transistor that lurks in parallel with them. If dV/dt is too large at the drain, if the drain junction is avalanched at too high a current and voltage, or if the transistor gets too hot, the bipolar device turns ON and dies an instant death due to current hogging or an excursion from its safe operating area. But I’m spoiled rotten. I’m accustomed to linear ICs, which have protection transistors built right in, so the user rarely has a problem. (But most of the transistor troubles are left to the IC designer!) Discrete designs are appropriate and cost-effective for many applications, but the availability of linear ICs—especially op-amps—can simplify your design task considerably, at the same time as it improves reliability.

References [6.1] Leonard, Charles, “Is reliability prediction methodology for the birds?” Power Conversion and Intelligent Motion, November 1988, p. 4. [6.2] Pease, Robert A., “Picoammeter/calibrator system eases low-current measurements,” EDN, March 31,1982, p. 143. [6.3] “A 150W IC Op Amp Simplifies Design of Power Circuits,” R. J. Widlar and M. Yamatake, AN446, National Semiconductor Corp, Santa Clara, CA. [6.4] Applications Engineering Staff, PowerTech Inc., “Speed-up inductor increases switching speed of high current power transistors,” Power Electronics, May 1989, p. 78. [6.5] Passafiume, Samuel J., and William J Nicholas, “Determining a MOSFET’s real FBSOA,” Powertechnics Magazine, June 1989, p. 48.

www.newnespress.com

CHAPTER 7

Digital Circuit Fundamentals Ian Grout

Early electronic circuits were analog, and before the advent of digital logic, signal processing was undertaken using analog electronic circuits. The invention of the semiconductor transistor in 1947 at Bell Laboratories [Ref. 7.1] and the improvements in transistor characteristics and fabrication during the 1950s led to the introduction of linear (analog) ICs and the first transistor-transistor logic (TTL) digital logic IC in the early 1960s, closely followed by complementary metal-oxide semiconductor (CMOS) ICs. The early devices incorporated a small number of logic gates. However, rapid growth in the ability to fabricate an increasing number of logic gates in a single IC led to the microprocessor in the early 1970s. This, with the ability to create memory ICs with ever increasing capacities, laid the foundation for the rapid expansion in the computer industry and the types of complex digital systems based on the computer architecture that we have available today. The last fifty years have seen a revolution in the electronics industry. Fundamentally, a digital circuit will be categorized into one of three general types, each of which is created and fabricated within an integrated circuit:  Combinational logic, in which the response of the circuit is based on a Boolean logic expression of the input only and the circuit responds immediately to a change in the input.  Sequential logic, in which the response of the circuit is based on the current state of the circuit and the sometimes the current input. This may be asynchronous or synchronous. In synchronous sequential logic, the logic

www.newnespress.com

272

Chapter 7 changes state whenever an external clock control signal is applied. In asynchronous sequential logic, the logic changes state on changes of the input data (the circuit does not utilize a clock control signal).

 Memory, in which digital values can be stored and retrieved some time later. For a user, memory can be either read-only (ROM) or random-access (RAM). In ROM, the data stored in the memory are initially placed in the memory and can only be read by the user. Data cannot normally be altered in the circuit application. In RAM (also referred to as read-write memory, RWM), the user can write data to the memory and read the data back from the memory. The digital IC consists of a number of logic gates, which are combinational or sequential circuit elements. The logic gates may be implemented using different fabrication processes and different circuit architectures:  TTL, transistor-transistor logic (bipolar)  ECL, emitter-coupled logic (bipolar)  CMOS, complementary metal-oxide semiconductor  BiCMOS, bipolar and CMOS The material predominantly used to fabricate the digital logic circuits is silicon. However, silicon-based circuits are complemented with the digital logic capabilities of circuits fabricated using gallium arsenide (GaAs) and silicon germanium (SiGe) technologies. Today, silicon-based CMOS is by far the dominant process used for digital logic. The digital logic gate is actually an abstraction of what is happening within the underlying circuit. All digital logic gates are made up of transistors. The logic gates may take one of a number of different circuit architectures (the way in which the transistors are interconnected) at the transistor level:  static CMOS  dynamic CMOS  pass-transistor logic CMOS Today, static CMOS logic is by far the dominant logic cell design structure used. The number of logic gates within a digital logic IC will range from a few to hundreds of thousands and ultimately millions for the more complex processors and PLDs.

www.newnespress.com

Digital Circuit Fundamentals

273

In previous times, when the potential for higher levels of integration was far less than is now possible, the digital IC was classified by the level of integration—that is, the number of logic gate equivalents per IC (see Table 7.1). With increasing levels of integration, the following levels were identified as follow-on descriptions from VLSI, but these are not in common usage:  ULSI, ultra-large-scale integration  WSI, wafer scale integration Table 7.1: Levels of integration Level of integration

Acronym

Number of gate equivalents per IC

Small-scale integration

SSI

10,000

The equivalent logic gate consists of four transistors. In static CMOS logic, the 2-input NAND and 2-input NOR are four transistor logic gate structures (2 nMOS þ2 pMOS transistors). Figure 7.1 shows the 2-input NAND and NOR gate in static CMOS with both the digital logic gate symbol and the underlying transistor level circuit. At the transistor level, the circuit is connected to a power supply (VDD ¼ positive power supply voltage and VSS ¼ negative power supply voltage). The nMOS transistors are connected toward VSS and the pMOS transistors toward VDD.

7.1 Digital Technology In the digital domain, the choice of implementation technology is essentially whether to use dedicated- (and fixed-) functionality digital logic, to use a software-programmed processor based system (microprocessor, mP; microcontroller, mC; or digital signal processor, DSP), or to use a hardware-configured programmable logic device (PLD) such as the simple programmable logic device (SPLD), complex programmable logic device (CPLD), or the field-programmable gate array (FPGA). Memory—random access memory (RAM) or read-only memory (ROM)—is also widely used in many digital electronic circuits and systems. The choices are shown in Figure 7.2.

www.newnespress.com

274

Chapter 7 NOR Gate Logic Symbol

NAND Gate Logic Symbol A

A Z

Z B

B

NAND Transistor Level Schematic

NOR Transistor Level Schematic VDD

VDD A

A

B Z A

B Z

B

A VSS

B VSS

FIGURE 7.1: Two-input NAND and NOR gates The initial choice for implementing the digital circuit is between a standard product IC (integrated circuit) and an ASIC (application-specific integrated circuit) [Ref. 7.2]:  Standard product IC, an off-the-shelf electronic component that has been designed and manufactured for a given purpose, or range of use, and that is commercially available. It is purchased either from a component supplier or directly from the designer or manufacturer.  ASIC, an integrated circuit that has been specifically designed and manufactured for a particular application. For many applications, developing an electronic system based on standard product ICs is more cost effective than ASIC design. Undertaking an ASIC design project also requires access to IC design experience, IC computer-aided design (CAD) tools, and a suitable manufacturing and test capability. Whether a standard product IC or ASIC design approach is taken, the type of IC used or developed will be one of four types: 1. Fixed-functionality: These ICs have been designed to implement a specific functionality and cannot be changed. The designer uses a set of these ICs to implement a given overall circuit functionality. Changes to the circuit require a complete redesign of the circuit and the use of different fixed functionality ICs.

www.newnespress.com

Digital Circuit Fundamentals

275

Fixed Functionality Microprocessor Processor Standard Product IC

Microcontroller Digital Signal Processor

Simple PLD Complex PLD

PLD

Field Programmable Gate Array

Digital Circuit Requirements

ROM Memory RAM

Fixed Functionality ASIC

Processor PLD Memory

FIGURE 7.2: Technology choices for digital circuit design 2. Processor: Most people are familiar with processors in everyday use; the heart of the PC is a microprocessor. This component runs a software program to implement a required functionality. By changing the software program, the processor will operate a different function. The three types of processor are microprocessor (mP), microcontroller (mC), and digital signal processor (DSP).

www.newnespress.com

276

Chapter 7

3. Memory: Memory is used to store, provide access to, and allow modification of data and program code for use within a processor-based electronic circuit/ system. The two types of memory are ROM (read-only memory) and RAM (random access memory). ROM is used for holding program code that must be retained when the memory power is removed; this is nonvolatile storage. The code can either be fixed when the memory is fabricated (mask programmable ROM), electrically programmed once (PROM, programmable ROM) or electronically programmed multiple times. Multiple programming capacity requires the ability to erase prior programming, which is available with EPROM (electrically programmable ROM, erased using ultraviolet [UV] light), EEPROM or E2PROM (electrically erasable PROM), or Flash (also electrically erased). PROM is sometimes considered to be in the same category of circuit as simple programmable logic device (SPLD), although in this text, PROM is considered in the memory category only. RAM is used for holding data and program code that require fast access and the ability to modify the contents during normal operation. RAM differs from read-only memory (ROM) in that it can be both read from and written to in the normal circuit application. However, Flash memory can also be referred to as nonvolatile RAM (NVRAM). RAM is considered to provide a volatile storage since, unlike ROM, the contents of RAM are lost when the power is removed. There are two main types of RAM: static RAM (SRAM) and dynamic RAM (DRAM). 4. PLD: The programmable logic device is an IC that contains digital logic cells and programmable interconnect [Refs. 7.3, 7.4] to enable the designer to configure the logic cells and interconnect within the IC itself to form a digital electronic circuit within a single packaged IC. In this, the hardware resources (the available hardware for use) are configured to implement the required functionality. By changing the hardware configuration, the PLD performs a different function. Three types of PLD are available: the simple programmable logic device (SPLD), the complex programmable logic device (CPLD), and the field-programmable gate array (FPGA). Both the processor and PLD enable the designer to implement and change the functionality of the IC by either changing the software program or the hardware configuration. To avoid potential confusion, the following terms are used to differentiate the PLD from the processor:  The PLD will be configured using a hardware configuration.  The processor will be programmed using a software program.

www.newnespress.com

Digital Circuit Fundamentals

277

An ASIC can be designed to create any one of the four standard product IC forms (fixed-functionality, processor, memory, or PLD). A standard product IC is designed in the same manner as an ASIC, so anyone who has access to an ASIC design, fabrication, and test facility can create an equivalent to a standard product IC (given that patents and legal issues of IP [intellectual property] for existing designs and devices are taken into account). No matter how complex the digital circuit design, and the types of operations it is required to undertake, the operation is based on a small number of basic combinational and sequential logic circuit elements that are connected to form the required circuit operation:  Combinational logic: A combinational logic circuit is defined by a Boolean expression, and the output from the circuit (in logic terms) is a function of the logic input values, the logic gates used (AND, OR, etc.), and the way in which the logic gates are connected [Refs. 7.5, 7.6]. The output becomes a final value when the inputs change after a finite time, which is the time required for the logic values to propagate through the circuit given signal propagation delays in each of the logic gates and any delays in the interconnections between the logic gates. The basic combinational logic circuit elements (gates) are: ○

AND gate



NAND gate



OR gate



NOR gate



exclusive-OR (EX-OR) gate



exclusive-NOR (EX-NOR) gate



inverter



buffer

 Sequential logic: In a sequential logic circuit, the output from the circuit becomes a value based on the logic input values, the logic gates used, the way in which the logic gates are connected, and on the current state of the circuit [Refs. 7.5, 7.6]. In a synchronous sequential logic circuit, the output change occurs either on the edge of a clock signal change (from 0 to 1 or from 1 to 0) or on a clock signal level (logic 0 or 1). However, an asynchronous sequential

www.newnespress.com

278

Chapter 7 logic circuit does not use a clock input. In the sequential logic circuit, the circuit will hold or remember its current value (state) and will change state only on clock or data changes. A sequential logic circuit might also contain additional control signals to reset or set the circuit into a known state either when the circuit is initially turned on or during normal circuit operation. The basic sequential logic circuit elements (gates) are: ○

S-R flip-flop



J-K flip-flop



toggle flip-flop



D-latch



D-type flip-flop

References [7.1] [7.2] [7.3] [7.4] [7.5]

Bell Laboratories (Bell Labs), http:www.bell-labs.com/ Smith, M., Application Specific Integrated Circuits, Addison-Wesley, 1999, ISBN 0-201-50022-1. Skahill, K., VHDL for Programmable Logic, Addison-Wesley, 1996, ISBN 0-201-89573-0. Maxfield, C., The Design Warrior’s Guide to FPGAs, Newnes, 2004, ISBN 0-7506-7604-3. Stonham, T. J., Digital Logic Techniques: Principles and practice, Second Edition, Van Nostrand Reinhold, UK, 1988, ISBN 0-278-00011-8. [7.6] Tocci, R. J., Widmer, N. S., and Moss, G. L. K., Digital Systems, Ninth Edition, Pearson Education International, USA 2004, ISBN 0-13-121931-6.

www.newnespress.com

CHAPTER 8

Number Systems Ian Grout

8.1 Introduction In everyday life, we use the decimal number system (base, or radix, 10), which allows the creation of numbers with digits in the set: 0, 1, 2, 3, 4, 5, 6, 7, 8, 9. The ten possible digits are combined to create integer and real numbers. However, base 10 is not the only number system. Digital circuits and systems use the binary (base, or radix, 2) number system, which allows for the creation of numbers with digits in the set: 0, 1. The 0 and 1 numbers are logic levels (0 ¼ logic 0, 1 ¼ logic 1), which are created by voltages in a circuit:  In positive logic, 0 is formed by a low voltage level, and 1 is formed by a high voltage level.  In negative logic, 0 is formed by a high voltage level, and 1 is formed by a low voltage level. In this text, only positive logic will be used and will use the voltage levels shown in Table 8.1.

Table 8.1: Typical voltage levels representing positive logic Logic level

þ5V logic

þ3.3V logic

0

þ5.0V

þ3.3V

1

0V

0V

www.newnespress.com

280

Chapter 8

Decimal and binary number systems are only two of four number systems used in digital circuits and systems: 1. decimal (base 10) 2. binary (base 2) 3. octal (base 8) 4. hexadecimal (base 16) At some point in the design and analysis of a digital circuit, it will be necessary to convert between the different number systems to view and manipulate values propagating through the design. Such conversion is typically undertaken to aid the interpretation and understanding of the design operation. In addition, a binary number can have different meanings as different binary coding can be chosen for different design requirement. The main binary coding schemes used are: 1. unsigned (or straight) binary 2. signed binary (1s complement or 2’s complement) 3. Gray code 4. binary-coded decimal (BCD) Unsigned binary numbers are used to represent positive numbers only. Signed binary numbers are used to represent positive and negative numbers that are coded to allow arithmetic using either 1s complement or 2’s complement notation. Twos complement notation is more commonly used and will be considered in this text. Gray code allows for a one-bit change when moving from one value to the next (or previous) value. BCD provides a simple conversion between binary and decimal numbers. All four binary coding schemes are fully discussed in the following sections.

8.2 Decimal–Unsigned Binary Conversion The conversion between decimal and binary involves identifying the particular decimal value for the particular binary code (or vice versa). Both decimal-to-binary and binary-to-decimal conversion is common and a binary number will be needed to represent each decimal number. If both the decimal and binary numbers are unrestricted in size, then an exact conversion is possible.

www.newnespress.com

281

Number Systems

In unsigned (or straight) binary, the numbers represented by the binary code will be positive numbers only. Each digit in the binary number will contribute to the magnitude of the value. For example, consider the decimal value 810. In unsigned binary, this is represented by 10002. Each digit in the decimal number has a value in the set of (0, 1, 2, 3, 4, 5, 6, 7, 8, 9). Each digit in the binary number is in the set of (0, 1). A binary digit is referred to as a bit (binary digit). The magnitude of the decimal number is the sum of the product of the value of each digit in the number (d) and its position (n). The position immediately to the left of the decimal point is position zero (0). The value of the digit has a weight of 2n where n is the position number. Moving left from position 0 (in the integer part of the number), the position increments by 1. Moving right from position zero (into the fractional part of the number), the position decrements by 1. Therefore, the magnitude of the number is given by: Magnitude ¼ ðdn :10n Þþðdn 1 :10n 1 Þþðdn 2 :10n 2 Þ þ . . . þ ðd0 :100 Þ þðd 1 :10

10

Þ þ ...

þ ðd n :10 n Þ

Here, the decimal number is written as: dn dn 1 dn

2

. . . d0 d

1

... d

n

Some example decimal numbers are: 810 is ½ð8100 ފ10 1810 is ½1101 þ ð8100 ފ10 21810 is ½ð2102 Þ þ ð1101 Þ þ ð8100 ފ10 218:310 is ½ð2102 Þ þ ð1101 Þ þ ð8100 Þ þ ð310 1 ފ10 218:3710 is ½ð2102 Þ þ ð1101 Þ þ ð8100 Þ þ ð310 1 Þ þ ð710 2 ފ10: The binary number is a base 2 number whose magnitude is the sum of the product of the value of each digit in the number (b) and its position (n). Moving left from position 0 (in the integer part of the number), the position increments by 1. The value of the digit has a weight of 2n where n is the position number. Moving right from position zero (into the fractional part of the number),

www.newnespress.com

282

Chapter 8

the position decrements by 1. This allows the creation of numbers with digits in the set: 0, 1. Therefore, in general the magnitude of the number (as a decimal number) is given by: Magnitude ¼ ðbn :2n Þ þ ðbn 1 :2n 1 Þ þ ðbn 2 :2n 2 Þ þ . . . þ ðb0 :20 Þ þ ðb 1 :2 1 Þ þ . . . þ ðb n :2 n Þ

Here, the binary number is written as bnbn–1 bn–2 . . . b0.b binary numbers are:

–1

. . . . b–n. Some example

12 102 1012 101:12 101:12 The decimal number equivalent for a binary number can be created by taking the binary number and calculating its magnitude (as a decimal number): Magnitude ¼ ðbn :2n Þ þ ðbn 1 :2n 1 Þ þ ðbn 2 :2n 2 Þ þ . . . þ ðb0 :20 Þ þ ðb 1 :2 1 Þ þ . . . þ ðb n :2 n Þ Some example binary numbers are: 110 is ½ð1  20 ފ10 ¼ 110 1010 is ½ð1  21 Þ þ ð0  20 ފ10 ¼ 210 10110 is ½ð1  22 Þ þ ð0  21 Þ þ ð1  20 ފ10 ¼ 510 101:110 is ½ð1  22 Þ þ ð0  21 Þ þ ð1  20 Þ þ ð1  2 1 ފ10 ¼ 5:510 101:0110 is ½ð1  22 Þ þ ð0  21 Þ þ ð1  20 Þ þ ð0  2 1 Þ þ ð1  2 2 ފ10 ¼ 5:2510: The binary number equivalent of a decimal number is created by dividing the decimal number by 2 until the result of the division is 0. The remainder of the total division forms the binary number digits, the remainder from the first division forms the least significant bit (LSB) of the binary number, and the remainder from the last division forms the most significant bit (MSB) of the binary number.

www.newnespress.com

283

Number Systems Consider the number 810. The conversion procedure is shown in Table 8.2. Table 8.2: Conversion procedure for number 810 Action

Division

Remainder

Binary number digit

Start with the decimal number (d ¼ 8) Divide by 2

d/2 ¼ 8/2 ¼ 4

0

b0 ¼ 0

Divide by 2

d/2 ¼ 4/2 ¼ 2

0

b1 ¼ 0

Divide by 2

d/2 ¼ 2/2 ¼ 1

0

b2 ¼ 0

Divide by 2

d/2 ¼ 1/2 ¼ 0

1

b3 ¼ 1

The binary number can be read as: 810 ¼ (b3b2b1b0)2 ¼ 10002. Consider now the number 21810. The conversion procedure is shown in Table 8.3. Table 8.3: Conversion procedure for number 21810

Action

Division

Remainder

Binary number digit

Start with the decimal number (d ¼ 218) Divide by 2

d/2 ¼ 218/2 ¼ 109

0

b0 ¼ 0

Divide by 2

d/2 ¼ 109/2 ¼ 54

1

b1 ¼ 1

Divide by 2

d/2 ¼ 54/2 ¼ 27

0

b2 ¼ 0

Divide by 2

d/2 ¼ 27/2 ¼ 13

1

b3 ¼ 1

Divide by 2

d/2 ¼ 13/2 ¼ 6

1

b4 ¼ 1

Divide by 2

d/2 ¼ 6/2 ¼ 3

0

b5 ¼ 0

Divide by 2

d/2 ¼ 3/2 ¼ 1

1

b6 ¼ 1

Divide by 2

d/2 ¼ 1/2 ¼ 0

1

b7 ¼ 1

www.newnespress.com

284

Chapter 8

8.3 Signed Binary Numbers Unsigned (or straight) binary numbers are used when the operations use only positive numbers and the result of any operations is a positive number. However, in many cases, both the number and the result can be either positive or negative, and the unsigned binary number system cannot be used. The two coding schemes used to achieve this are the 1’s complement and 2’s complement. The 1’s complement of a number is obtained by changing (or inverting) each of the bits in the binary number (0 becomes a 1 and a 1 becomes a 0): Original binary number: 10001100 1’s complement: 01110011 The 2’s complement is formed by adding 1 to the 1’s complement: Original binary number: 10001100 1’s complement: 01110011 2’s complement: 01110100 The MSB of the binary number is used to represent the sign (0 ¼ positive, 1 ¼ negative) of the number, and the remainder of the number represents the magnitude. It is therefore essential that the number of bits used is sufficient to represent the required range, as shown in Table 8.4. Here, only integer numbers are considered. Table 8.4: Number range Number of bits

Unsigned binary range

2’s complement number range

4

010 to þ1510

–810 to þ710

8

010 to þ25510

–12810 to þ12710

010 to þ65,53510

–32,76810 to þ32,76710

16

Two’s complement number manipulation is as follows:  To create a positive binary number from a positive decimal number, create the positive binary number for the magnitude of the decimal number where the MSB is set to 0 (indicating a positive number).

www.newnespress.com

Number Systems

285

 To create a negative binary number from a negative decimal number, create the positive binary number for the magnitude of the decimal number where the MSB is set to 0 (indicating a positive number), then invert all bits and add 1 to the LSB. Ignore any overflow bit from the binary addition.  To create a negative binary number from a positive binary number, where the MSB is set to 0 (indicating a positive number), invert all bits and add 1 to the LSB. Ignore any overflow bit from the binary addition.  To create a positive binary number from a negative binary number, where the MSB is set to 1 (indicating a negative number), invert all bits and add 1 to the LSB. Ignore any overflow bit from the binary addition. The 2’s complement number coding scheme is widely used in digital circuits and system design and so will be explained further. Table 8.5 shows the binary representations of decimal numbers for a four-bit binary number. In the unsigned binary number coding scheme, the binary number represents a positive decimal number from 010 to þ1510. In the 2’s complement number coding scheme, the decimal number range is –810 to þ710. In this, the most negative 2’s complement number is 110 greater in magnitude than the most positive 2’s complement number. The number range for an n-bit number is: –2N to þ(2N – 1). Addition and subtraction are undertaken by addition and if necessary inversion (creating a negative number from a positive number and vice versa). Table 8.6 shows the cases for addition and subtraction of two numbers (A and B). It is essential to ensure that the two numbers have the same number of bits, the MSB represents the sign of the binary number, and the number of bits used is sufficient to represent the range of possible inputs and the range of possible outputs. Figure 8.1 shows an arrangement where two inputs are either added or subtracted, depending on the logic level of a control input. This arrangement requires an adder, a complement (a logical inversion of the inputs bits and add 1, disregarding any overflow), and a digital switch (multiplexer). Input numbers in the range 810 to þ710 are represented by four bits in binary. However, the range for the result of an addition is 1610 to þ1410, and the range for the result of a subtraction is 1510 to þ1510. The result requires five bits in binary to represent the number range (one bit more than the number of bits required to represent the inputs), so the number of bits to represent the inputs will be increased by one bit before the addition or subtraction:

www.newnespress.com

286

Chapter 8 Table 8.5: Decimal to binary conversion Decimal number

4-bit unsigned binary number

4-bit 2’s complement signed binary number

þ15

1111



þ14

1110



þ13

1101



þ12

1100



þ11

1011



þ10

1010



þ9

1001



þ8

1000



þ7

0111

0111

þ6

0110

0110

þ5

0101

0101

þ4

0100

0100

þ3

0011

0011

þ2

0010

0010

þ1

0001

0001

0

0000

0000

1



1111

2



1110

3



1101

4



1100

5



1011

6



1010

7



1001

8



1000

www.newnespress.com

Number Systems

287

Table 8.6: 2’s complement addition and subtraction Arithmetic operation

Addition(A þ B)

Subtraction(A – B)

Polarity of input A

Polarity of input B

Augend

Addend

Positive

Positive

Positive

Negative

Negative

Positive

Negative

Negative

Minuend

Subtrahend

Positive

Positive

Positive

Negative

Negative

Positive

Negative

Negative

Action

Add the augend to the addend and disregard any overflow.

Negate (invert) the subtrahend, add this to the minuend, and disregard any overflow.

Adder +

A

Result

+ B

Complement (invert and add 1)

1

0 Digital switch (multiplexer)

Control (0 = add, 1 = subtract)

FIGURE 8.1: Addition and subtraction (2’s complement arithmetic)

www.newnespress.com

288

Chapter 8

 In an unsigned binary number, to increase the wordlength (number of bits) by one bit, append a 0 to the number as the new MSB: 00102 ¼ 000102 10102 ¼ 010102  In a 2’s complement number, to increase the word length by one bit, then append a bit with the same value as the original MSB to the number as the new MSB: 00102 ¼ 000102 10102 ¼ 110102 Consider the addition of þ210 to þ310 using 2’s complement numbers. The result should be þ510. The two input numbers can be represented by three bits, but if 3-bit addition is undertaken, the result will be in error: 010 011 þ 101

þ210 þ310 310

INCORRECT RESULT

If, however, the input word length is increased by one bit, then the addition is undertaken, the result becomes: 0010 0011 þ 0101

þ210 þ310 þ510

CORRECT RESULT

Consider the subtraction of þ310 from 210. The result should be 510. The two input numbers can be represented by three bits, but if 3-bit addition is undertaken, then the result will be in error: 110 210 310 101 þ þ3 1011 10 ↑ Overflow is ignored

ðSubtrahend is complementedÞ INCORRECT RESULT

If, however, the input word length is increased by one bit, then the addition is undertaken, the result becomes:

www.newnespress.com

Number Systems

289

210 1110 310 ðSubtrahend is complementedÞ 1101 þ 510 CORRECT RESULT 11011 ↑ Overflow is ignored

8.4 Gray Code The Gray code provides a binary code that changes by one bit only when it changes from one value to the next. The Gray code and the decimal number equivalent of the binary number (in unsigned binary) are shown in Table 8.7. This is no longer a straight binary count sequence. Table 8.7: Gray code Decimal number

4-bit Gray code (d3d2d1d0)

0

0000

1

0001

3

0011

2

0010

6

0110

7

0111

5

0101

4

0100

12

1100

13

1101

15

1111

14

1110

10

1010

11

1011

9

1001

8

1000

www.newnespress.com

290

Chapter 8 Position (decimal count, not the Gray code value) 0

1

2

3

4

5

6

7

8

9

10 11 12 13 14 15

d0 d1 d2 d3

Linear motion (left–right)

FIGURE 8.2: Gray code position sensing example

The Gray code is often used in position control systems which represent either a rotary position as in the output shaft of an electric motor or a linear position as in the position of a conveyor belt. Figure 8.2 shows the Gray code used on a sensor to identify the position of an object that can move left and right. Each code represents a point of position or span of distance in length. The Gray code removes the potential for errors when changing from sensing one position to the next position that could occur in a binary code when more than one bit could change. If there is a time delay in the circuitry that senses the individual bits, and the delay for sensing each bit is different, the result will be a short but finite time during which the position code would be wrong. If the circuitry that uses this position signal detects this wrong position code, it will react to a wrong position, and the result would be an erroneous operation of the circuit.

8.5 Binary-Coded Decimal Binary-coded decimal (BCD) provides a simple conversion between a binary number and the decimal number. For a decimal number, each digit is represented by four bits. For example, the number 1210 is represented by 000100102. 000100102 ¼ 00012 =00102 ¼ ð12Þ10 If the MSBs are 0, they might also be left out, so the BCD number could also be represented as 100102. This particular BCD code is referred to as 8421 BCD (or straight binary coding) because the binary number is a direct representation of the decimal value for decimal values 010 to 910. Decimal values 1010 to 1510 are not represented in the four bits. Other BCD codes can also be implemented.

www.newnespress.com

Number Systems

291

It is important to understand that a BCD is not the same as a straight binary (unsigned binary) count. For example, consider the number 1210: 1210 ¼ 100102 ; BCD

1210 ¼ 11002 ; straight binary

8.6 Octal-Binary Conversion The octal number is a number to the base (or radix) 8, and the magnitude of the number is the sum of the product of the value of each digit in the number (o) and its position (n). This allows the creation of numbers with digits in the set: 0, 1, 2, 3, 4, 5, 6, 7. The position immediately to the left of the decimal point is zero (0). Moving left from position 0 (in the integer part of the number), the position increments by 1. The value of the digit has a weight of 8n where n is the position number. Moving right from position 0 (into the fractional part of the number), the position decrements by 1. The eight possible digits are combined to create integers and real numbers. Table 8.8 shows the conversion table. The magnitude of the number (as a decimal number) is given by: Magnitude ¼ ð0n :8n Þ þ ðon 1 :8n 1 Þ þ ðon 2 :8n 2 Þ þ . . . þ ðo0 :80 Þ þ ð0 1 :81 Þ þ . . . þ ðo n :8 n Þ

Here, the octal number is written as on on 1 on 2 . . .oo o 1 . . .o equivalent of the octal number).

n

(using the decimal

Some example octal numbers are: 78 is ½ð7  80 ފ10 178 is ½ð1  81 Þ þ ð7  80 ފ10 2678 is ½ð2  82 Þ þ ð6  81 Þ þ ð7  160 ފ10 217:58 is ½ð2  82 Þ þ ð1  81 Þ þ ð7  80 Þ þ ð5  8 1 ފ10 217:578 is ½ð2  82 Þ þ ð1  81 Þ þ ð7  80 Þ þ ð5  8 1 Þ þ ð7  8 2 ފ10 For binary numbers, each octal number represents three bits. Therefore a 6-bit binary number is represented by two octal numbers, an 8-bit binary number is represented by three octal numbers, a 9-bit binary number is also represented by three octal

www.newnespress.com

292

Chapter 8 Table 8.8: Octal-decimal-unsigned 4-bit binary conversion Octal number

Decimal number

4-bit unsigned binary number

0

0

0000

1

1

0001

2

2

0010

3

3

0011

4

4

0100

5

5

0101

6

6

0110

7

7

0111

10

8

1000

11

9

1001

12

10

1010

13

11

1011

14

12

1100

15

13

1101

16

14

1110

17

15

1111

numbers, a 16-bit binary is represented by six octal numbers, and so on. For example, 78 is 1112 and 178 is 0011112: 0 0 1 |fflfflfflffl{zfflfflfflffl} 1

Some example octal numbers are: 78 is 1112 178 is 0011112 2678 is 0101101112

www.newnespress.com

1 1 12 |fflfflfflfflffl{zfflfflfflfflffl} 78

Number Systems

293

217.58 is 010001111.1012 217.578 is 010001111.1011112. The decimal number equivalent for an octal number is created by calculating the magnitude of the octal number as a decimal number: Magnitude ¼ ðon :8n Þ þ ðon 1 :8n 1 Þ þ ðon 2 :8n 2 Þ þ . . . þ ðo0 :80 Þ þ ðo 1 :8 1 Þ þ . . . þ ðo n :8 n Þ Converting from decimal to octal is accomplished in a similar manner as converting from decimal to binary, except now dividing by 8 rather than 2. Consider the number 710. The conversion procedure is shown in Table 8.9. Table 8.9: Conversion procedure for number 710 Action

Division

Remainder

Octal number digit

7

o0¼ 7

Start with the decimal number (d ¼ 7) d/2 ¼ 7/8 ¼ 0

Divide by 8

The octal number can be read as: 710 ¼ (o0)8 ¼ 78. Consider the number 10010. The conversion procedure is shown in Table 8.10. Table 8.10: Conversion procedure for number 10010 Action

Division

Remainder

Octal number digit

Start with the decimal number (d ¼ 100) Divide by 8

d/2 ¼ 100/8 ¼ 12

4

o0 ¼ 4

Divide by 8

d/2 ¼ 12/8 ¼ 1

4

o1 ¼ 4

Divide by 8

d/2 ¼ 1/8 ¼ 0

1

o2 ¼ 1

The octal number can be read as: 10010 ¼ (o2o1o0)8 ¼ 1448.

www.newnespress.com

294

Chapter 8

8.7 Hexadecimal-Binary Conversion The hexadecimal number is a number to the base (or radix) 16, and its magnitude is the sum of the product of the value of each digit in the number (h) and its position (n). This allows the creation of numbers with digits in the set: 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, A, B, C, D, E, F. The position immediately to the left of the decimal point is zero (0). Moving left from position 0 (in the integer part of the number), the position increments by 1. The value of the digit has a weight of 16n where n is the position number. Moving right from position zero (into the fractional part of the number), the position decrements by 1. The sixteen possible digits are combined to create integers and real numbers. In a decimal equivalent number, the hexadecimal digits A16 to F16 are the numbers 1010 to 1510. Table 8.11 shows the conversion table. Table 8.11: Hexadecimal-decimal-unsigned four-bit binary conversion Hexadecimal number

Decimal number

4-bit unsigned binary number

0

0

0000

1

1

0001

2

2

0010

3

3

0011

4

4

0100

5

5

0101

6

6

0110

7

7

0111

8

8

1000

9

9

1001

A

10

1010

B

11

1011

C

12

1100

D

13

1101

E

14

1110

F

15

1111

www.newnespress.com

Number Systems

295

The magnitude of the number (as a decimal number) is given by: Magnitude ¼ (hn.16n) þ (hn–1.16n–1) þ (hn–2.16n–2) þ . . . þ (h0.160) þ (h–1.16–1) þ . . . þ (h–n.16–n) Here, the hexadecimal number is written as hnhn 1hn 2. . . h0.h 1. . . . h decimal equivalent of the hexadecimal number).

n

(using the

Some example hexadecimal numbers are: 816 is ½ð8 160 ފ10 A816 is ½ð10 161 Þ þ ð8  160 ފ10 2A816 is ½ð2 162 Þ þ ð10 161 Þ þ ð8 160 ފ10 218:F16 is ½ð2 162 Þ þ ð1 161 Þ þ ð8 160 Þ þ ð15 16 1 ފ10 218:F716 is ½ð2 162 Þ þ ð1 161 Þ þ ð8 160 Þ þ ð15 16 1 Þ þ ð7 16 2 ފ10: For binary numbers, each hexadecimal number represents four bits. Therefore, an 8-bit binary number is represented by two hexadecimal numbers, a 16-bit binary is represented by four hexadecimal numbers, and so on. For example, 816 is 10002 and A816 is 101010002. 1 0 1 1 |fflfflfflfflfflfflfflffl{zfflfflfflfflfflfflfflffl} 1 Some example hexadecimal numbers are:

1 0 0 02 |fflfflfflfflfflfflfflffl{zfflfflfflfflfflfflfflffl} 816

816 is 10002 A816 is 101010002 2A816 is 0010101010002 218:F16 is 001000011000:11112 218:F716 is 001000011000:111101112 : The decimal number equivalent for a hexadecimal number is created by calculating the magnitude of the hexadecimal number, using the decimal equivalent for hexadecimal numbers A to F, as a decimal number:

www.newnespress.com

296

Chapter 8 Magnitude ¼ ðhn :16n Þ þ ðhn 1 :16n

1

Þ þ ðhn 2 :16n 2 Þ þ . . . þ ðh0 :160 Þ

þ ðh 1 :16 1 Þ þ . . . þ ðh n :16 n Þ

Converting from decimal to hexadecimal is accomplished in a similar manner to converting from decimal to binary, except now dividing by 16 rather than 2, and using the letters A to F for decimal remainder values of 10 to 15. Consider the number 710. The conversion procedure is shown in Table 8.12.

Table 8.12: Conversion procedure for number 710 Start with the number (d)

Division

Remainder

Hexadecimal number digit

Start with the decimal number (d ¼ 7) d/16 ¼ 7/16 ¼ 0

Divide by 16

h0 ¼7

7

The hexadecimal number can be read as: 710 ¼ (h0)16 ¼ 716. Consider the number 10010. The conversion procedure is shown in Table 8.13.

Table 8.13: Conversion procedure for number 10010 Action

Division

Remainder

Hexadecimal number digit

Start with the decimal number (d ¼ 100) Divide by 16

d/16 ¼ 100/16 ¼ 6

4

h0 ¼ 4

Divide by 16

d/16 ¼ 6/16 ¼ 0

6

h1 ¼ 6

The hexadecimal number can be read as: 10010 ¼ (h1h0)16 ¼ 6416. Consider the number 25510. The conversion procedure is shown in Table 8.14.

www.newnespress.com

Number Systems

297

Table 8.14: Conversion procedure for number 25510 Start with the number (d)

Division

Remainder

Hexadecimal number digit

Start with the decimal number (d ¼ 255) Divide by 16

d/16 ¼ 255/16 ¼ 15

15

h0 ¼ F

Divide by 16

d/16 ¼ 15/16 ¼ 0

15

h1 ¼ F

The hexadecimal number can be read as: 25510 ¼ (h1h0)16 ¼ FF16. Converting from hexadecimal to octal, or vice-versa, is accomplished by converting the number to either a binary or decimal equivalent and from that to the octal to hexadecimal number. A summary table for the number systems is shown in Table 8.15. Here, unsigned decimal numbers from 010 to 1510 are considered. Both binary and decimal numbers can only be integers or real numbers. Table 8.16 shows the binary and decimal numbers for a real number represented by 40 bits in binary, with 24 bits representing the integer part of the number and 16 bits representing the fractional part of the number.

www.newnespress.com

298

Chapter 8 Table 8.15: Number systems summary Decimal

Unsigned binary

Octal

Hexadecimal

0

0000

0

0

0000

1

0001

1

1

0001

2

0010

2

2

0010

3

0011

3

3

0011

4

0100

4

4

0100

5

0101

5

5

0101

6

0110

6

6

0110

7

0111

7

7

0111

8

1000

10

8

1000

9

1001

11

9

1001

10

1010

12

A

00010000

11

1011

13

B

00010001

12

1100

14

C

00010010

13

1101

15

D

00010011

14

1110

16

E

00010100

15

1111

17

F

00010101

www.newnespress.com

BCD

Number Systems

299

Table 8.16: Decimal-binary conversion table, with the positive position to the left of the decimal point and the negative position to the right of the decimal point and the negative Binary location

Binary weighting

Unsigned binary number

Decimal value

23

100000000000000000000000.0000000000000000

223

8,388,608

22

010000000000000000000000.0000000000000000

222

4,194,304

21

001000000000000000000000.0000000000000000

21

2

2,097,152

20

000100000000000000000000.0000000000000000

220

1,048,576

000010000000000000000000.0000000000000000

19

524,288

18

19

2

18

000001000000000000000000.0000000000000000

2

262,144

17

000000100000000000000000.0000000000000000

217

131,072

16

000000010000000000000000.0000000000000000

16

2

65,536

15

000000001000000000000000.0000000000000000

215

32,768

14

000000000100000000000000.0000000000000000

14

2

16,384

13

000000000010000000000000.0000000000000000

213

8,192

12

000000000001000000000000.0000000000000000

212

4,096

11

000000000000100000000000.0000000000000000

11

2

2,048

10

000000000000010000000000.0000000000000000

210

1,024

9

9

000000000000001000000000.0000000000000000

2

512

8

000000000000000100000000.0000000000000000

28

256

000000000000000010000000.0000000000000000

7

128

6

7

2

6

000000000000000001000000.0000000000000000

2

64

5

000000000000000000100000.0000000000000000

25

32

4

000000000000000000010000.0000000000000000

4

2

16

3

000000000000000000001000.0000000000000000

23

8

2

000000000000000000000100.0000000000000000

2

2

4

1

000000000000000000000010.0000000000000000

21

2

www.newnespress.com

300

Chapter 8 Decimal point (.)

1 –2

000000000000000000000000.1000000000000000 000000000000000000000000.0100000000000000

2

1

0.5

2

2

0.25 0.125

–3

000000000000000000000000.0010000000000000

2

3

–4

000000000000000000000000.0001000000000000

2

4

0.0625 0.03125

–5

000000000000000000000000.0000100000000000

2

5

–6

000000000000000000000000.0000010000000000

2

6

0.015625 0.0078125

–7

000000000000000000000000.0000001000000000

2

7

–8

000000000000000000000000.0000000100000000

2

8

0.00390625

–9

000000000000000000000000.0000000010000000

2

9

0.001953125 0.0009765625

–10

000000000000000000000000.0000000001000000

2

10

–11

000000000000000000000000.0000000000100000

2

11

0.00048828125 0.00024414063

–12

000000000000000000000000.0000000000010000

2

12

–13

000000000000000000000000.0000000000001000

2

13

0.00012207031

2

14

0.000061035156 0.000030517578 0.000015258789

–14

000000000000000000000000.0000000000000100

–15

000000000000000000000000.0000000000000010

2

15

–16

000000000000000000000000.0000000000000001

2

16

www.newnespress.com

CHAPTER 9

Binary Data Manipulation Ian Grout

9.1 Introduction A digital circuit or system utilizes and manipulates binary data to perform a required operation. Essentially, groups of bits of data are converted from one value to another at a particular point in time. Software-programmed processors typically manipulate groups of 8, 16, 32, 64, or 128 bits of data, although a custom design could manipulate as many bits as required. Binary data is manipulated using the following:  Boolean logic provides a means to display the operations on input signals and produce a result in mathematical terms using AND, NAND, OR, NOR, EXOR, EX-NOR, and NOT logical operations.  Truth tables provide a means to display the operations on input signals and produce a result in table format.  Karnaugh maps provide a means to display the operations on input signals and produce a result on a K-map, which allows logic values to be grouped together with loops.  Circuit schematics provide a graphical representation of the Boolean logic expression using logic gate symbols for the logical operations and the connections between the terminals.

www.newnespress.com

302

Chapter 9

Boolean logic, truth tables, Karnaugh maps, and circuit schematics are used in the design and analysis of digital circuits and systems, and the designer must move between these different representations of circuit and system operation many times during the design process. However, these tools are really only suited for design by hand (as it were) for small circuits; for more complex circuits and systems, hardware description languages (HDL) are more commonly used. Understanding Boolean logic, truth tables, and Karnaugh maps, however, will provide the designer with the necessary skills to design, develop, and debug circuit and system designs of any size and complexity.

9.2 Logical Operations A digital circuit or system will consist of a number of operations on logic values. The basic logical operators are the:  AND  NAND  OR  NOR  exclusive-OR (EX-OR)  exclusive-NOR (EX-NOR)  NOT Considering two inputs (here called A and B) to a logical operator, the AND, OR, and EX-OR operators provide different results:  The AND operator provides an output when both A and B are at the required values.  The NAND operator provides an output that is the inverse of the AND operator.  The OR operator provides an output when either or both A and B are at the required values.  The NOR operator provides an output that is the inverse of the OR operator  The EX-OR operator provides an output when either but not both A and B are at the required values.

www.newnespress.com

Binary Data Manipulation

303

 The EX-NOR (or equivalence) operator provides an output that is the inverse of the EX-OR operator. The NOT operator provides an output that is the logical inverse of the input. In addition, the BUFFER will provide an output that is the same logic level value as the input. The BUFFER is essentially two NOT gates in series. These logical operators function in electronic hardware as logic gates. Two inputs (A and B) to the logic gate were considered above, but more inputs are possible to certain logic gates.

9.3 Boolean Algebra Boolean algebra (developed by George Boole and Augustus De Morgan) forms the basic set of rules that regulate the relationship between true-false statements in logic. Applied to digital logic circuits and systems, the true-false statements regulate the relationship between the logic levels (logic 0 and 1) in digital logic circuits and systems. The relationships are based on variables and constants:  The identifier for the AND logical operator is . (the dot).  The identifier for the OR logical operator is þ (the mathematical addition symbol).  The identifier for the NOT logical operator is ¯¯ (a bar across the expression).  The identifier for the EX-OR logical operator is  (an encircled addition symbol). Figure 9.1 shows the Boolean logic expression for each of these operators. Each of the operators can be combined to create more complex Boolean logic expressions. For example, if a circuit has four inputs (A, B, C, and D) and one output (Z), then if Z is a logic 1 when (A and B) is a logic 1 or when (C and D) is a logic 1, the Boolean expression is: Z ¼ ðA:BÞ þ ðC:DÞ Here, parentheses are used to group the ANDed variables and to indicate precedence among various operations—similar to their use in other mathematical expressions. The AND logical operator has a higher precedence than the OR logical operator and so would be naturally grouped together in this way.

www.newnespress.com

304

Chapter 9 Boolean expression

Meaning

Z = A . B

Z is A AND B

Z = A . B

Z is A NAND B

Z = A + B

Z is A OR B

Z = A + B

Z is A NOR B

Z = A ⊕ B

Z is A XOR B

Z = A ⊕ B

Z is A XNOR B

Z = A

Z is NOT A

FIGURE 9.1: Boolean expressions for the basic logic operators A Boolean expression written using Boolean algebra can be manipulated according to a number of theorems to modify it into a form that uses the right logic operators (and therefore the right type of logic gate) and to minimize the number of logic gates. The theorems of Boolean algebra fall into three main categories: 1. Logical operations on constants. 2. Logic operations on one variable. 3. Logic operations on two or more variables. Table 9.1 summarizes the logical operations on constants. Each constant value can be either a logic 0 or 1. The result is either a logic 0 or 1 according to the logic operator. A bar above the constant indicates a logical inversion of the constant. Table 9.1: Logical operations on constants NOT ― 0¼1 ― 1¼0

AND

OR

0.0 ¼ 0

0þ0¼0

0.1 ¼ 0

0þ1¼1

1.0 ¼ 0

1þ0¼1

1.1 ¼ 1

1þ1¼1

Table 9.2 summarizes the logical operations on one variable (A). The operation is performed on the variable alone or on a variable and a constant value. Each variable

www.newnespress.com

Binary Data Manipulation

305

and constant value can be either a logic 0 or 1. The result is either a logic 0 or 1 according to the logic operator. Table 9.2: Logical operations on one variable NOT ― ― A¼A

AND

OR

A.0 ¼ 0

Aþ0¼A

A.1 ¼ A

Aþ1¼1

A.A ¼ A ― A. A ¼ 0

AþA¼A ― A þA ¼ 1

A bar above the variable indicates a logical inversion of the variable. A double bar indicates a logical inversion followed by another logical inversion. Using the circuit symbol for the NOT gate (the symbol is a triangle with a circle at the end—see Figure 9.4), this effect is shown in Figure 9.2. Logically, a double inversion of a signal has no logical effect. A

A

A

FIGURE 9.2: Inverting a variable In practice, the logic gates used to create each of the inversions would create a propagation delay of the value of the variable as it passes through each logic gate. However, a double inversion produces a logic buffer, as shown in Figure 9.3.

A

A

FIGURE 9.3: Logic buffer schematic symbol The buffer can be used to allow for a signal to drive a large electrical load.

www.newnespress.com

306

Chapter 9 Table 9.3: Logical operations on two or three variables

Commutation Rule

AþB ¼ BþA AB ¼ BA

Absorption Rule

AþA.B ¼ A A(AþB) ¼ A

Association Rule

A þ (BþC) ¼ (AþB) þ C ¼ (AþC) þ B ¼ AþBþC A(BC) ¼ (AB)C ¼ (AC)B ¼ ABC ―― ―― AþB ¼ A. B ―― ― ― AB ¼ Aþ B

De Morgan’s Theorems Distributive Laws Minimization Theorems

A(BþC) ¼ AB þ AC A þ (BC) ¼ (AþB)(AþC) ― AB þ A B ¼ A ― (AþB)(Aþ B ) ¼ A ― A þ A  B ¼ AþB ― A( AþB) ¼ AB

Table 9.3 summarizes the logical operations on two or more variables. Here, two (A and B) or three variables (A, B, and C) are considered. Each variable value can be either a logic 0 or 1. The result is either a logic 0 or 1 according to the logic operator. The commutation rule states that there is no significance in the order of placement of the variables in the expression. The absorption rule is useful for simplifying Boolean expressions, and the association rule allows variables to be grouped together in any order. De Morgan’s theorems are widely used in digital logic design as they allow for AND logical operators to be related to NOR logical operators and OR logical operators to be related to NAND logical operators, which allows Boolean expressions to take different forms and thereby be implemented using different logic gates. The distributive laws allow a process similar to factorization in arithmetic, and the minimization theorems allow Boolean expressions to be reduced to a simpler form.

9.4 Combinational Logic Gates Each logic gate that implements the logical operators is represented by a circuit symbol. The commonly used symbols are shown in Figure 9.4. Here, for each logic gate, the inputs are A or A and B, and the output is Z. An alternative set of logic symbols, IEEE/ANSI standard 91-1984 (Graphics Symbols for Logic Functions [Refs. 9.1, 9.2]), is shown in Figure 9.5.

www.newnespress.com

Binary Data Manipulation

307

Figures 9.4 and 9.5 use only two-input logic gates for the AND, NAND, OR, and NOR gates, but it is common to use these logic gates with more than two inputs. For example, up to six inputs are available for use in many PLD and ASIC design libraries.

A Z

AND gate

Z

NAND gate

Z

OR gate

Z

NOR gate

Z

Ex-OR gate

Z

Ex-NOR gate

B

A B

A B

A B

A B

A B

A

Z

NOT gate

A

Z

Buffer

FIGURE 9.4: Logical operator circuit symbols

www.newnespress.com

308

Chapter 9 A &

Z

AND gate

&

Z

NAND gate

≥1

Z

OR gate

≥1

Z

NOR gate

=1

Z

EXOR gate

=1

Z

EXNOR gate

1

Z

NOT gate

B

A B

A B

A B

A B

A B

A

FIGURE 9.5: Sample IEEE/ANSI standard logic symbols

9.5 Truth Tables The truth table displays the logical operations on input signals in a table format. Every Boolean expression can be viewed as a truth table. The truth table identifies all possible input combinations and the output for each. It is common to create the table so that the input combinations produce an unsigned binary up-count.

www.newnespress.com

Binary Data Manipulation

309

The truth table for the AND gate is shown in Table 9.4. Here, the output Z is a logic 1 only when both inputs A and B are logic 1. Table 9.4: AND gate truth table A

B

Z

0

0

0

0

1

0

1

0

0

1

1

1

The truth table for the NAND gate is shown in Table 9.5. Here, the output Z is a logic 0 only when both inputs A and B are logic 1. This is the logical inverse of the AND gate. Table 9.5: NAND gate truth table A

B

Z

0

0

1

0

1

1

1

0

1

1

1

0

The truth table for the OR gate is shown in Table 9.6. Here, the output Z is a logic 1 when either or both inputs A and B are logic 1. Table 9.6: OR gate truth table A

B

Z

0

0

0

0

1

1

1

0

1

1

1

1

www.newnespress.com

310

Chapter 9

The truth table for the NOR gate is shown in Table 9.7. Here, the output Z is a logic 0 when either or both inputs A and B are logic 1. This is the logical inverse of the OR gate. Table 9.7: NOR gate truth table A

B

Z

0

0

1

0

1

0

1

0

0

1

1

0

The truth table for the EX-OR gate is shown in Table 9.8. Here, the output Z is a logic 1 when either but not both inputs A and B are logic 1. Table 9.8: EX-OR gate truth table A

B

Z

0

0

0

0

1

1

1

0

1

1

1

0

The truth table for the EX-NOR gate is shown in Table 9.9. Here, the output Z is a logic 0 when either but not both inputs A and B are logic 1. This is the logical inverse of the EX-OR gate. Table 9.9: EX-NOR gate truth table A

B

Z

0

0

1

0

1

0

1

0

0

1

1

1

www.newnespress.com

Binary Data Manipulation

311

The truth table for the NOT gate (inverter) is shown in Table 9.10. This gate has one input only. The output Z is the logical inverse of the input A. Table 9.10: NOT gate truth table A

Z

0

1

1

0

The truth table for the BUFFER is shown in Table 9.11. This gate has one input only. The output Z is the same logical value as that of the input A. Table 9.11: BUFFER truth table A

Z

0

0

1

1

Another way to describe a digital circuit or system is by using a suitable HDL such as VHDL [Refs. 9.3, 9.4]. This describes the operation of the circuit or system at different levels of design abstraction. An example VHDL description for each of the basic logic gates using the built-in logical operators in VHDL is shown in Figure 9.6. It is sufficient at this point to note that HDLs exist and for VHDL the basic structure of a VHDL text based description is of the form shown in Figure 9.6. The EX-OR gate has the Boolean expression: Z ¼ AB From the truth table for the EX-OR gate, then, a Boolean expression in the first canonical form (the first canonical from is a set of minterms that are AND logical operators on the variables within the expression with the output of the AND logical operators being logically ORed together) can be written as:   Z ¼ A:B þ A:B

www.newnespress.com

312

Chapter 9 LIBRARY IEEE; USE IEEE.STD_LOGIC_1164.ALL; ENTITY And_Gate IS PORT( A : IN STD_LOGIC; B : IN STD_LOGIC; Z : OUT STD_LOGIC); END ENTITY And_Gate; ARCHITECTURE Dataflow OF And_Gate IS BEGIN Z Oldest input data value in delay line I4 --> Beginning of filter coefficient table Altered Registers MX0,MY0,MR Computation Time (N - 1) + 6 cycles = N + 5 cycles All coefficients are assumed to be in 1.15 format. }

.ENTRY fir:

fir; MR=0, MX0=DM(I0,M1), MY0=PM(I4,M5) CNTR = N-1; DO convolution UNTIL CE; MR=MR+MX0*MY0(SS), MX0=DM(I0,M1), MY0=PM(I4,M5); MR=MR+MX0*MY0(RND); IF MV SAT MR; RTS;

convolution:

.ENDMOD;

FIGURE 16.6: ADSP-21xx FIR filter assembly code (single precision) The actual procedure for designing digital filters has the same fundamental elements as that for analog filters. First, the desired filter responses are characterized, and the filter parameters are then calculated. Characteristics such as amplitude and phase response are derived in the same way. The key difference between analog and digital filters is that instead of calculating resistor, capacitor, and inductor values for an analog filter, coefficient values are calculated for a digital filter. So for the digital filter, numbers replace the physical resistor and capacitor components of the analog filter. These numbers reside in a memory as filter coefficients and are used with the sampled data values from the ADC to perform the filter calculations. The real-time digital filter, because it is a discrete time function, works with digitized data as opposed to a continuous waveform, and a new data point is acquired each sampling period. Because of this discrete nature, data samples are referenced as numbers such as sample 1, sample 2, and sample 3. Figure 16.7 shows a low frequency signal containing higher frequency noise which must be filtered out. This waveform must be digitized with an ADC to produce samples x(n). These data values are fed to

www.newnespress.com

486

Chapter 16

the digital filter, which in this case is a low-pass filter. The output data samples, y(n), are used to reconstruct an analog waveform using a low glitch DAC. Digital filters, however, are not the answer to all signal processing filtering requirements. In order to maintain real-time operation, the DSP processor must be able to execute all the steps in the filter routine within one sampling clock period, 1/fs. A fast generalpurpose fixed-point DSP (such as the ADSP-2189M at 75 MIPS) can execute a complete filter tap multiply-accumulate instruction in 13.3 ns. The ADSP-2189M requires N þ 5 instructions for an N-tap filter. For a 100-tap filter, the total execution time is approximately 1.4 ms. This corresponds to a maximum possible sampling frequency of 714 kHz, thereby limiting the upper signal bandwidth to a few hundred kHz. However, it is possible to replace a general-purpose DSP chip and design special hardware digital filters that will operate at video-speed sampling rates. In other cases, the speed limitations can be overcome by first storing the high speed ADC data in a buffer memory. The buffer memory is then read at a rate that is compatible with the speed of the DSP-based digital filter. In this manner, pseudo-real-time operation can be maintained as in a radar system, where signal processing is typically done on bursts of data collected after each transmitted pulse. Another option is to use a third-party dedicated DSP filter engine like the Systolix PulseDSP filter core. The AD7725 16-bit sigma-delta ADC has an on-chip PulseDSP filter that can do 125 million multiply-accumulates per second. H(f) t

t

f

ANALOG ANTIALIASING FILTER

x(n) ADC

fs

DIGITAL LOW-PASS FILTER

y(n) DAC

fs

FIGURE 16.7: Digital filtering

www.newnespress.com

ANALOG ANTI-IMAGING FILTER

DSP and Digital Filters

487

Even in highly oversampled sampled data systems, an analog antialiasing filter is still required ahead of the ADC and a reconstruction (anti-imaging) filter after the DAC. Finally, as signal frequencies increase sufficiently, they surpass the capabilities of available ADCs, and digital filtering then becomes impossible. Active analog filtering is not possible at extremely high frequencies because of op-amp bandwidth and distortion limitations, and filtering requirements must then be met using purely passive components. The primary focus of the following discussions will be on filters that can run in real-time under DSP program control. As an example, consider the comparison between an analog and a digital filter shown in Figure 16.9. The cut-off frequency of both filters is 1 kHz. The analog filter is realized as a 6-pole Chebyshev Type 1 filter (ripple in pass-band, no ripple in stop-band). In practice, this filter would probably be realized using three 2-pole stages, each of which requires an op-amp, and several resistors and capacitors. The 6-pole design is certainly not trivial, and maintaining the 0.5 dB ripple specification requires accurate component selection and matching. On the other hand, the digital FIR filter shown has only 0.002 dB pass-band ripple, linear phase, and a much sharper roll-off. In fact, it could not be realized using analog techniques. In a practical application, there are many other factors to consider when evaluating analog versus digital filters. Most modern signal processing systems use a DIGITAL FILTERS

ANALOG FILTERS

High Accuracy

Less Accuracy – Component Tolerances

Linear Phase (FIR Filters)

Nonlinear Phase

No Drift Due to Component Variations

Drift Due to Component Variations

Flexible, Adaptive Filtering Possible

Adaptive Filters Difficult

Easy to Simulate and Design

Difficult to Simulate and Design

Computation Must be Completed in Sampling Period – Limits Real-Time Operation

Analog Filters Required at High Frequencies and for Antialiasing Filters

Requires High Performance ADC, DAC, and DSP

No ADC, DAC, or DSP Required

FIGURE 16.8: Digital vs. analog filtering

www.newnespress.com

488

Chapter 16

dB

ANALOG FILTER

DIGITAL FILTER

CHEBYSHEV TYPE 1 6-POLE, 0.5dB RIPPLE

FIR, 129-TAP, 0.002dB RIPPLE, LINEAR PHASE, fs = 10kSPS

dB

0

0

−20

−20

−40

−40

−60

−60

−80

−80

−100

0

1

2 3 FREQUENCY – kHz

4

5

−100

0

1

2 3 FREQUENCY – kHz

4

FIGURE 16.9: Analog vs. digital filter frequency response comparison combination of analog and digital techniques in order to accomplish the desired function and take advantage of the best of both the analog and the digital world. There are many applications where digital filters must operate in real-time. This places specific requirements on the DSP, depending upon the sampling frequency and the filter complexity. The key point is that the DSP must finish all computations during the sampling period so it will be ready to process the next data sample. Assume that the analog signal bandwidth to be processed is fa. This requires the ADC sampling frequency fs to be at least 2fa. The sampling period is 1/fs. All DSP filter computations

FIGURE 16.10: Processing requirements for real-time digital filtering

www.newnespress.com

5

DSP and Digital Filters

489

(including overhead) must be completed during this interval. The computation time depends on the number of taps in the filter and the speed and efficiency of the DSP. Each tap on the filter requires one multiplication and one addition (multiplyaccumulate). DSPs are generally optimized to perform fast multiply-accumulates, and many DSPs have additional features such as circular buffering and zero-overhead looping to minimize the “overhead” instructions that otherwise would be needed.

16.7 Finite Impulse Response (FIR) Filters There are two fundamental types of digital filters: finite impulse response (FIR) and infinite impulse response (IIR). As the terminology suggests, these classifications refer to the filter’s impulse response. By varying the weight of the coefficients and the number of filter taps, virtually any frequency response characteristic can be realized with a FIR filter. As has been shown, FIR filters can achieve performance levels that are not possible with analog filter techniques (such as perfect linear phase response). However, high performance FIR filters generally require a large number of multiplyaccumulates and therefore require fast and efficient DSPs. On the other hand, IIR filters tend to mimic the performance of traditional analog filters and make use of feedback, so their impulse response extends over an infinite period of time. Because of feedback, IIR filters can be implemented with fewer coefficients than for a FIR filter. Lattice filters are simply another way to implement either FIR or IIR filters and are often used in speech processing applications. Finally, digital filters lend themselves to adaptive filtering applications simply because of the speed and ease with which the filter characteristics can be changed by varying the filter coefficients.

FIGURE 16.11: Types of digital filters

www.newnespress.com

490

Chapter 16

The most elementary form of a FIR filter is a moving average filter as shown in Figure 16.12. Moving average filters are popular for smoothing data, such as in the analysis of stock prices. The input samples, x(n) are passed through a series of buffer registers (labeled z–1, corresponding to the z-transform representation of a delay element). In the example shown, there are four taps corresponding to a 4-point moving average. Each sample is multiplied by 0.25, and these results are added to yield the final moving average output y(n). The figure also shows the general equation of a moving average filter with N taps. Note again that N refers to the number of filter taps, and not the ADC or DAC resolution as in previous sections.

x(n)

x(n–1)

Z−1 h(0) =

x(n–2)

Z−1 h(1)

1 4

=

x(n–3)

Z−1 h(2)

1 4

=

h(3)

1 4

=

1 4

Σ

y(n)

y(n) = h(0) x(n) + h(1) x(n – 1) + h(2) x(n – 2) + h(3) x(n – 3) = 1 x(n) + =

4 1 x(n) 4

1 x(n – 1) + 4

+

x(n – 1)

For N-Point Moving Average Filter:

1 x(n – 2) + 4

+

x(n – 2)

1 x(n – 3) 4

+

x(n – 3)

N–1

y(n) =

1 x(n – k) Nk=0

Σ

FIGURE 16.12: 4-point moving average filter Since the coefficients are equal, an easier way to perform a moving average filter is shown in Figure 16.13. Note that the first step is to store the first four samples, x(0), x(1), x(2), x(3) in a register. These quantities are added and then multiplied by 0.25 to yield the first output, y(3). Note that the initial outputs y(0), y(1), and y(2) are not valid because all registers are not full until sample x(3) is received. When sample x(4) is received, it is added to the result, and sample x(0) is subtracted from the result. The new result must then be multiplied by 0.25. Therefore, the calculations required to produce a new output consist of one addition, one subtraction, and one multiplication, regardless of the length of the moving average filter.

www.newnespress.com

DSP and Digital Filters y(3) = 0.25

491

x(3) + x(2) + x(1) + x(0)

y(4) = 0.25

x(4) + x(3) + x(2) + x(1)

y(5) = 0.25

x(5) + x(4) + x(3) + x(2) x(6) + x(5) + x(4) + x(3)

y(6) = 0.25 y(7) = 0.25

x(7) + x(6) + x(5) + x(4)

Each Output Requires: 1 Multiplication, 1 Addition, 1 Subtraction

FIGURE 16.13: Calculating output of 4-point moving average filter The step function response of a 4-point moving average filter is shown in Figure 16.14. Notice that the moving average filter has no overshoot. This makes it useful in signal processing applications where random white noise must be filtered but pulse response preserved. Of all the possible linear filters that could be used, the moving average produces the lowest noise for a given edge sharpness. This is illustrated in Figure 16.15, where the noise level becomes lower as the number of taps are increased. Notice that

= Input = Output

x(n) y(n)

n 0

1

2

3

4

5

6

7

8

9

10

11

12

N–1

General:

y(n) =

1 x(n – k) Nk=0

For N = 4:

y(n) =

1 x(n – k) 4 k=0

Σ 3

Σ

FIGURE 16.14: 4-tap moving average filter step response

www.newnespress.com

492

Chapter 16 Original signal

A

0

Sample Number

11-point moving average

0

Sample Number

B

500

51-point moving average

500

0 C

Sample Number

500

FIGURE 16.15: Moving average filter response to noise superimposed on step input the 0% to 100% rise time of the pulse response is equal to the total number of taps in the filter multiplied by the sampling period. The frequency response of the simple moving average filter is sin(x)/x and is shown on a linear amplitude scale in Figure 16.16. Adding more taps to the filter sharpens the roll-off, but does not significantly reduce the amplitude of the sidelobes which are approximately 14 dB down for the 11- and 31-tap filter. These filters are definitely not suitable where high stop-band attenuation is required. It is possible to dramatically improve the performance of the simple FIR moving average filter by properly selecting the individual weights or coefficients rather than giving them equal weight. The sharpness of the roll-off can be improved by adding more stages (taps), and the stop-band attenuation characteristics can be improved by properly selecting the filter coefficients. Note that unlike the moving average filter, one

www.newnespress.com

DSP and Digital Filters

493

1.0

Amplitude

0.8 3-point 0.6 11-point 0.4 31-point 0.2 0

0

0.1

0.2 0.3 Frequency – Fraction of fs

0.4

0.5

FIGURE 16.16: Moving average filter frequency response multiply-accumulate cycle is now required per tap for the generalized FIR filter. The essence of FIR filter design is the appropriate selection of the filter coefficients and the number of taps to realize the desired transfer function H(f). Various algorithms are available to translate the frequency response H(f) into a set of FIR coefficients. Most of this software is commercially available and can be run on PCs. The key theorem of FIR filter design is that the coefficients h(n) of the FIR filter are simply the quantized values of the impulse response of the frequency transfer function H(f). Conversely, the impulse response is the discrete Fourier transform of H(f). The generalized form of an N-tap FIR filter is shown in Figure 16.17. As has been discussed, an FIR filter must perform the following convolution equation: yðnÞ ¼ hðkÞ  xðnÞ ¼

N X1

hðkÞxðn

kÞ:

k¼0

where h(k) is the filter coefficient array and x(n–k) is the input data array to the filter. The number N, in the equation, represents the number of taps of the filter and relates to the filter performance as has been discussed above. An N-tap FIR filter requires N multiply-accumulate cycles. FIR filter diagrams are often simplified as shown in Figure 16.18. The summations are represented by arrows pointing into the dots, and the multiplications are indicated by placing the h(k) coefficients next to the arrows on the lines. The z–1 delay element is often shown by placing the label above or next to the appropriate line.

www.newnespress.com

494

Chapter 16 x(n)

x(n–1)

x(n–N+2)

Z−1 h(0)

x(n–N+1)

Z−1

h(1)

Z−1

h(N–2)

h(N–1)

y(n)

Σ N–1

y(n) = h(n)

x(n)

Σ

=

h(k) x(n – k)

k=0

= Symbol for Convolution Requires N multiply-accumulates for each output

FIGURE 16.17: N-tap finite impulse response (FIR) filter x(n)

x(n–N+2)

x(n–1) Z−1

h(0)

Z−1 h(N–2)

h(1)

x(n–N+1) Z−1 h(N–1) y(n)

Σ

x(n)

h(0)

Z−1

x(n–1)

h(1)

Σ

Z−1

Σ

x(n–N+2) Z−1

h(N–2)

x(n–N+1)

h(N–1) y(n)

FIGURE 16.18: Simplified filter notations

16.8 FIR Filter Implementation in DSP Hardware Using Circular Buffering In the series of FIR filter equations, the N coefficient locations are always accessed sequentially from h(0) to h(N–1). The associated data points circulate through the memory; new samples are added, replacing the oldest each time a filter output is

www.newnespress.com

DSP and Digital Filters

495

computed. A fixed-boundary RAM can be used to achieve this circulating buffer effect as shown in Figure 16.19 for a four-tap FIR filter. The oldest data sample is replaced by the newest after each convolution. A “time history” of the four most recent data samples is always stored in RAM. Memory Location

Write

Read

Read

Write

Read

0

x(0)

x(4)

x(4)

1

x(1)

x(1)

2

x(2)

x(2)

x(2)

3

x(3)

x(3)

x(3)

x(4) x(5)

x(5)

y(3) = h(0) x(3) + h(1) x(2) + h(2) x(1) + h(3) x(0) y(4) = h(0) x(4) + h(1) x(3) + h(2) x(2) + h(3) x(1) y(5) = h(0) x(5) + h(1) x(4) + h(2) x(3) + h(3) x(2)

FIGURE 16.19: Calculating outputs of 4-tap FIR filter using a circular buffer To facilitate memory addressing, old data values are read from memory starting with the value one location after the value that was just written. For example, x(4) is written into memory location 0, and data values are then read from locations 1, 2, 3, and 0. This example can be expanded to accommodate any number of taps. By addressing data memory locations in this manner, the address generator need only supply sequential addresses, regardless of whether the operation is a memory read or write. This data memory buffer is called circular because when the last location is reached, the memory pointer is reset to the beginning of the buffer. The coefficients are fetched simultaneously with the data. Due to the addressing scheme chosen, the oldest data sample is fetched first. Therefore, the last coefficient must be fetched first. The coefficients can be stored backward in memory: h(N–1) is the first location, and h(0) is the last, with the address generator providing incremental addresses. Alternatively, coefficients can be stored in a normal manner with the accessing of coefficients starting at the end of the buffer, and the address generator being decremented. In the example shown in Figure 16.19, the coefficients are stored in a reverse manner.

www.newnespress.com

496

Chapter 16

ADSP-21xx Example code: CNTR = N-1; DO convolution UNTIL CE; convolution: MR = MR + MX0 * MY0(SS), MX0 = DM(I0,M1), MY0 = PM(I4,M5);

FIGURE 16.20: Pseudocode for FIR filter program using a DSP with circular buffering

A simple summary flowchart for these operations is shown in Figure 16.20. For Analog Devices DSPs, all operations within the filter loop are completed in one instruction cycle, thereby greatly increasing efficiency. This is referred to as zero-overhead looping. The actual FIR filter assembly code for the ADSP-21xx family of fixed-point DSPs is shown in Figure 16.21. The arrows in the diagram point to the actual executable instructions, and the rest of the code are simply comments added for clarification. The first instruction (labeled fir:) sets up the computation by clearing the MR register and loading the MX0 and MY0 registers with the first data and coefficient values from data and program memory. The multiply-accumulate with dual data fetch in the convolution loop is then executed N–1 times in N cycles to compute the sum of the first N–1 products. The final multiply-accumulate instruction is performed with the rounding mode enabled to round the result to the upper 24 bits of the MR register. The MR1 register is then conditionally saturated to its most positive or negative value, based on the status of the overflow flag contained in the MV register. In this manner, results are accumulated to the full 40-bit precision of the MR register, with saturation of the output only if the final result overflowed beyond the least significant 32 bits of the MR register.

www.newnespress.com

DSP and Digital Filters

497

.MODULE {

fir_sub; FIR Filter Subroutine Calling Parameters I0 --> Oldest input data value in delay line I4 --> Beginning of filter coefficient table L0 = Filter length (N) L4 = Filter length (N) M1,M5 = 1 CNTR = Filter length - 1 (N-1) Return Values MR1 = Sum of products (rounded and saturated) I0 --> Oldest input data value in delay line I4 --> Beginning of filter coefficient table Altered Registers MX0,MY0,MR Computation Time (N - 1) + 6 cycles = N + 5 cycles All coefficients are assumed to be in 1.15 format. }

.ENTRY fir:

fir; MR=0, MX0=DM(I0,M1), MY0=PM(I4,M5) CNTR = N-1; DO convolution UNTIL CE; MR=MR+MX0*MY0(SS), MX0=DM(I0,M1), MY0=PM(I4,M5); MR=MR+MX0*MY0(RND); IF MV SAT MR; RTS;

convolution:

.ENDMOD;

FIGURE 16.21: ADSP-21xx FIR filter assembly code (single precision)

The limit on the number of filter taps attainable for a real-time implementation of the FIR filter subroutine is primarily determined by the processor cycle time, the sampling rate, and the number of other computations required. The FIR subroutine presented here requires a total of N þ 5 cycles for a filter of length N. For the ADSP-2189M 75 MIPS DSP, one instruction cycle is 13.3 ns, so a 100-tap filter would require 13.3 ns  100 þ 5  13.3 ns ¼ 1330 ns þ 66.5 ns ¼ 1396.5 ns ¼ 1.4 ms.

16.9 Designing FIR Filters FIR filters are relatively easy to design using modern CAD tools. Figure 16.22 summarizes the characteristics of FIR filters as well as the most popular design techniques. The fundamental concept of FIR filter design is that the filter frequency response is determined by the impulse response, and the quantized impulse response and the filter coefficients are identical. This can be understood by examining

www.newnespress.com

498

Chapter 16

FIGURE 16.22: Characteristics of FIR filters

x(n)

x(n–1)

Z−1 h(0)

h(1)

x(n–7)

Z−1

x(n–8)

Z−1

h(7)

N=9

h(8) y(n)

x(n)

y(n)

1

h(4) h(2)

h(6) h(8)

h(0)

n

n h(1)

h(7) h(3)

h(5)

FIGURE 16.23: FIR filter impulse response determines the filter coefficients Figure 16.23. The input to the FIR filter is an impulse, and as the impulse propagates through the delay elements, the filter output is identical to the filter coefficients. The FIR filter design process therefore consists of determining the impulse response from the desired frequency response, and then quantizing the impulse response to generate the filter coefficients.

www.newnespress.com

DSP and Digital Filters

499

It is useful to digress for a moment and examine the relationship between the time domain and the frequency domain to better understand the principles behind digital filters such as the FIR filter. In a sampled data system, a convolution operation can be carried out by performing a series of multiply-accumulates. The convolution operation in the time or frequency domain is equivalent to point-by-point multiplication in the opposite domain. For example, convolution in the time domain is equivalent to multiplication in the frequency domain. This is shown graphically in Figure 16.24. It can be seen that filtering in the frequency domain can be accomplished by multiplying all frequency components in the pass-band by a 1 and all frequencies in the stop-band by 0. Conversely, convolution in the frequency domain is equivalent to point-by-point multiplication in the time domain. The transfer function in the frequency domain (either a 1 or a 0) can be translated to the time domain by the discrete Fourier transform (in practice, the fast Fourier transform is used). This transformation produces an impulse response in the time domain. Since the multiplication in the frequency domain (signal spectrum times the transfer function) is equivalent to convolution in the time domain (signal convolved with impulse response), the signal can be filtered by convolving it with the impulse response. The FIR filter is exactly this process. Since it is a sampled data system, the signal and the impulse response are

TIME DOMAIN

FREQUENCY DOMAIN

x(n)

X(k)

INPUT

t f FFT

FILTER RESPONSE

1

h(k) t x(n)

OUTPUT

h(k)

H(k)

f 0 X(k) × H(k)

t f

FIGURE 16.24: Duality of time and frequency

www.newnespress.com

500

Chapter 16

quantized in time and amplitude, yielding discrete samples. The discrete samples comprising the desired impulse response are the FIR filter coefficients. The mathematics involved in filter design (analog or digital) generally make use of transforms. In continuous-time systems, the Laplace transform can be considered to be a generalization of the Fourier transform. In a similar manner, it is possible to generalize the Fourier transform for discrete-time sampled data systems, resulting in what is commonly referred to as the z-transform. Details describing the use of the z-transform in digital filter design are given in References 1 through 6, but the theory is not necessary for the rest of this discussion.

16.9.1

FIR Filter Design Using the Windowed-Sinc Method

An ideal low-pass filter frequency response is shown in Figure 16.25(A). The corresponding impulse response in the time domain is shown in Figure 16.25(B), and follows the sin(x)/x (sinc) function. If a FIR filter is used to implement this frequency response, an infinite number of taps are required. The windowed-sinc method is used to implement the filter as follows. First, the impulse response is truncated to a reasonable number of N taps as in Figure 16.25(C). The frequency response Ideal Low-Pass Filter Impulse Response

Ideal Low-Pass Filter Frequency Response 1

Truncated Impulse Response

sin x x (sinc function)

0 A

fc

f

t

B

C Window Function

Windowed Impulse Response

N

t

Final Filter Frequency Response 1

D

N

t

E

N

t

0 F

fcf

FIGURE 16.25: FIR filter design using the windowed-sinc method

www.newnespress.com

DSP and Digital Filters

501

corresponding to Figure 16.25(C) has relatively poor sidelobe performance because of the end-point discontinuities in the truncated impulse response. The next step in the design process is to apply an appropriate window function as shown in Figure 16.25(D) to the truncated impulse. This forces the endpoints to zero. The particular window function chosen determines the roll-off and sidelobe performance of the filter. There are several good choices of window function, depending upon the desired frequency response. The frequency response of the truncated and windowed-sinc impulse response of Figure 16.25(E) is shown in Figure 16.25(F).

16.9.2 FIR Filter Design Using the Fourier Series Method with Windowing The Fourier series with windowing method (Figure 16.26) starts by defining the transfer function H(f) mathematically and expanding it in a Fourier series. The Fourier series coefficients define the impulse response and therefore the coefficients of the FIR filter. However, the impulse response must be truncated and windowed as in the previous method. After truncation and windowing, an FFT is used to generate the corresponding frequency response. The frequency response can be modified by choosing different window functions, although precise control of the stop-band characteristics is difficult in any method that uses windowing.

FIGURE 16.26: FIR Filter design using Fourier series method with windowing

16.9.3 FIR Filter Design Using the Frequency Sampling Method This method is extremely useful in generating an FIR filter with an arbitrary frequency response. H(f) is specified as a series of amplitude and phase points in the frequency

www.newnespress.com

502

Chapter 16

FIGURE 16.27: Frequency sampling method for FIR filters with arbitrary frequency response

domain. The points are then converted into real and imaginary components. Next, the impulse response is obtained by taking the complex inverse FFT of the frequency response. The impulse response is then truncated to N points, and a window function is applied to minimize the effects of truncation. The filter design should then be tested by taking its FFT and evaluating the frequency response. Several iterations may be required to achieve the desired response.

16.9.4

FIR Filter Design Using the Parks-McClellan Program

Historically, the design method based on the use of windows to truncate the impulse response and to obtain the desired frequency response was the first method used for designing FIR filters. The frequency-sampling method was developed in the 1970s and is still popular where the frequency response is an arbitrary function. Modern CAD programs are available today that greatly simplify the design of lowpass, high-pass, band-pass, or band-stop FIR filters. A popular one was developed by Parks and McClellan and uses the Remez exchange algorithm. The filter design begins by specifying the parameters shown in Figure 16.28: pass-band ripple, stop-band ripple (same as attenuation), and the transition region. For this design example, the QED1000 program from Momentum Data Systems was used (a demo version is free and downloadable from http://www.mds.com).

www.newnespress.com

DSP and Digital Filters

503

δ 1 = PASS-BAND RIPPLE 1

GAIN

fc

PASS-BAND ENDING FREQUENCY

STOP-BAND BEGINNING FREQUENCY

fp

δ 2 = STOP-BAND RIPPLE (ATTENUATION)

0 FREQUENCY

RIPPLE RATIO =

δ2 δ1

FIGURE 16.28: FIR CAD Techniques: Parks-McClellan program with Remez exchange algorithm

FIGURE 16.29: Parks-McClellan equiripple FIR filter design: program inputs

www.newnespress.com

504

Chapter 16

FIGURE 16.30: FIR filter program outputs

For this example, we will design an audio low-pass filter that operates at a sampling rate of 44.1 kHz. The filter is specified as shown in Figure 16.28: 18 kHz pass-band frequency, 21 kHz stop-band frequency, 0.01 dB pass-band ripple, 96 dB stop-band ripple (attenuation). We must also specify the word length of the coefficients, which in this case is 16 bits, assuming a 16-bit fixed-point DSP is to be used. The program allows us to choose between a window-based design or the equiripple Parks-McClellan program. We will choose the latter. The program now estimates the number of taps required to implement the filter based on the above specifications. In this case, it is 69 taps. At this point, we can accept this and proceed with the design or decrease the number of taps and see what degradation in specifications occur. We will accept this number and let the program complete the calculations. The program outputs the frequency response (Figure 16.31), step function response (Figure 16.32), s- and z-plane analysis data, and the impulse response (Figure 16.33). The QED1000 program then outputs the quantized filter coefficients to a program that generates the actual DSP assembly code for a number of popular DSPs, including Analog Devices. The program is quite flexible and allows the user to perform a number of scenarios to optimize the filter design. The 69-tap FIR filter requires 69 þ 5 ¼ 74 instruction cycles using the ADSP-2189M 75 MIPS processor, which yields a total computation time per sample of 74  13.3 ns ¼ 984 ns. The sampling interval is 1/44.1 kHz, or 22.7 ms. This allows 22.7 ms – 0.984 ms ¼ 21.7 ms for overhead and other operations. Other options are to use a slower processor (3.3 MIPS) for this application, a more complex filter that takes more computation time (up to N ¼ 1700), or increase the sampling frequency to about 1 MSPS.

www.newnespress.com

DSP and Digital Filters PASS-BAND RIPPLE < 0.01DB

0dB

505

18kHz

–24dB

–48dB

GAIN

96dB –72dB

–96dB

–120dB 0

4410

f s = 44.1kSPS

8820

13230

17640

FREQUENCY – Hz

21kHz COURTESY MOMENTUM DATA SYSTEMS

22050

fs 2

FIGURE 16.31: FIR design example: frequency response

2.00

AMPLITUDE

1.50

1.00

0.50

0

0

0.3084

0.6168 0.9252 1.234 TIME – MS COURTESY MOMENTUM DATA SYSTEMS

1.542

FIGURE 16.32: FIR filter design example: step response

www.newnespress.com

506

Chapter 16 0.875

AMPLITUDE

0.437

0

N = 69 −0.437

−0.875 0

0.3084

0.6168 0.9252 1.234 TIME – MS COURTESY MOMENTUM DATA SYSTEMS

1.542

FIGURE 16.33: FIR design example: impulse response (filter coefficients)

FIGURE 16.34: Design example using ADSP-2189M: processor time for 69-tap FIR filter

www.newnespress.com

DSP and Digital Filters

507

16.9.5 Designing High-Pass, Band-Pass, and Band-Stop Filters Based on LowPass Filter Design Converting a low-pass filter design impulse response into a high-pass filter impulse response can be accomplished in one of two ways. In the spectral inversion method, the sign of each filter coefficient in the low-pass filter impulse response is changed. Next, 1 is added to the center coefficient. In the spectral reversal method, the sign of every other coefficient is changed. This reverses the frequency domain plot. In other words, if the cut-off of the low-pass filter is 0.2 fs, the resulting high-pass filter will have a cut-off frequency of 0.5 fs 0.2 fs ¼ 0.3 fs. This must be considered when doing the original low-pass filter design. Band-pass and band-stop filters can be designed by combining individual low-pass and high-pass filters in the proper manner. Band-pass filters are designed by placing the low-pass and high-pass filters in cascade. The equivalent impulse response of the cascaded filters is then obtained by convolving the two individual impulse responses. A band-stop filter is designed by connecting the low-pass and high-pass filters in parallel and adding their outputs. The equivalent impulse response is then obtained by adding the two individual impulse responses.

FIGURE 16.35: Designing high-pass filters using low-pass filter impulse response

www.newnespress.com

508

Chapter 16 x(n)

y(n)

x(n)

h2(k)

h1(k)

y(n) h1(k)

h2(k)

= CONVOLUTION LOW-PASS

HIGH-PASS

BAND-PASS

HIGH-PASS x(n)

h1(k)

Σ

y(n)

x(n)

h1(k) + h2(k)

y(n)

h2(k) LOW-PASS

BAND-STOP

FIGURE 16.36: Band-pass and band-stop filters designed from low-pass and high-pass filters

16.10 Infinite Impulse Response (IIR) Filters As was mentioned previously, FIR filters have no real analog counterparts, the closest analogy being the weighted moving average. In addition, FIR filters have only zeros and no poles. On the other hand, IIR filters have traditional analog counterparts (Butterworth, Chebyshev, Elliptic, and Bessel) and can be analyzed and synthesized using more familiar traditional filter design techniques. Infinite impulse response filters get their name because their impulse response extends for an infinite period of time. This is because they are recursive, i.e., they utilize feedback. Although they can be implemented with fewer computations than FIR filters, IIR filters do not match the performance achievable with FIR filters, and do not have linear phase. Also, there is no computational advantage achieved when the output of an IIR filter is decimated, because each output value must always be calculated. IIR filters are generally implemented in 2-pole sections called biquads because they are described with a biquadratic equation in the z-domain. Higher order filters are designed using cascaded biquad sections, e.g., a 6-pole filter requires three biquad sections.

www.newnespress.com

DSP and Digital Filters

509

FIGURE 16.37: Infinite impulse response (IIR) filters The basic IIR biquad is shown in Figure 16.38. The zeros are formed by the feedforward coefficients b0, b1, and b2; the poles are formed by the feedback coefficients a1, and a2. The general digital filter equation is shown in Figure 16.38, which gives rise to the general transfer function H(z), which contains polynomials in both the numerator and the denominator. The roots of the denominator determine the pole locations of the filter, and the roots of the numerator determine the zero locations. Although it is b0

x(n)

Σ

y(n)

z–1

z–1 b1

–a1

z–1

z–1 b2

–a2

y(n) = b0x(n) + b1x(n–1) + b2x(n–2) – a1y(n–1) – a2y(n–2) M M

Σ bkz–k

N

y(n) = Σ bkx(n–k) – Σ akx(n–k) k=0 k=1

k=0

H(z) = 1

+

N

Σ akz–k

k=1

(Zeros) (Poles)

FIGURE 16.38: Hardware implementation of second-order IIR filter (biquad) Direct Form 1

www.newnespress.com

510

Chapter 16 x(n)

b0

Σ

Σ

y(n)

z–1 b1

–a1

z–1 –a2

b2

REDUCES TO THE SAME EQUATION AS DIRECT FORM 1: y(n) = b0x(n) + b1x(n–1) + b2x(n–2) – a1y(n–1) – a2y(n–2)

REQUIRES ONLY TWO DELAY ELEMENTS (REGISTERS)

FIGURE 16.39: IIR biquad filter Direct Form 2

possible to construct a high order IIR filter directly from this equation (called the direct form implementation), accumulation errors due to quantization errors (finite word-length arithmetic) may give rise to instability and large errors. For this reason, it is common to cascade several biquad sections with appropriate coefficients rather than use the direct form implementation. The biquads can be scaled separately and then cascaded in order to minimize the coefficient quantization and the recursive accumulation errors. Cascaded biquads execute more slowly than their direct form counterparts, but are more stable and minimize the effects of errors due to finite arithmetic errors. The Direct Form 1 biquad section shown in Figure 16.38 requires four registers. This configuration can be changed into an equivalent circuit shown in Figure 16.39 that is called the Direct Form 2 and requires only two registers. It can be shown that the equations describing the Direct Form 2 IIR biquad filter are the same as those for Direct Form 1. As in the case of FIR filters, the notation for an IIR filter is often simplified as shown in Figure 16.40.

www.newnespress.com

DSP and Digital Filters b0

x(n)

511

y(n)

z–1 –a1

b1

z–1 –a2

b2 b0

x(n)

y(n)

z–1 –a1

b1

z–1 –a2

b2

FIGURE 16.40: IIR biquad filter simplified notations

16.11 IIR Filter Design Techniques A popular method for IIR filter design is to first design the analog-equivalent filter and then mathematically transform the transfer function H(s) into the z-domain, H(z). Multiple pole designs are implemented using cascaded biquad sections. The most popular analog filters are the Butterworth, Chebyshev, Elliptical, and Bessel (see Figure 16.41). There are many CAD programs available to generate the Laplace transform, H(s), for these filters. The all-pole Butterworth (also called maximally flat) has no ripple in the pass-band or stop-band and has monotonic response in both regions. The all-pole Type 1 Chebyshev filter has a faster roll-off than the Butterworth (for the same number of poles) and has ripple in the pass-band. The Type 2 Chebyschev filter is rarely used, but has ripple in the stop-band rather than the pass-band. The Elliptical (Cauer) filter has poles and zeros and ripple in both the pass-band and stopband. This filter has even faster roll-off than the Chebyshev for the same number of poles. The Elliptical filter is often used where degraded phase response can be tolerated.

www.newnespress.com

512

Chapter 16

FIGURE 16.41: Review of popular analog filters

Finally, the Bessel (Thompson) filter is an all-pole filter optimized for pulse response and linear phase but has the poorest roll-off of any of the types discussed for the same number of poles. All of the above types of analog filters are covered in the literature, and their Laplace transforms, H(s), are readily available, either from tables or CAD programs. There are three methods used to convert the Laplace transform into the z-transform: impulse invariant transformation, bilinear transformation, and the matched z-transform. The resulting z-transforms can be converted into the coefficients of the IIR biquad. These techniques are highly mathematically intensive and will not be discussed further. A CAD approach for IIR filter design is similar to the Parks-McClellan program used for FIR filters. This technique uses the Fletcher-Powell algorithm. In calculating the throughput time of a particular DSP IIR filter, one should examine the benchmark performance specification for a biquad filter section. For the ADSP21xx family, seven instruction cycles are required to execute a biquad filter output sample. For the ADSP-2189M, 75 MIPS DSP, this corresponds to 7  13.3 ns ¼ 93 ns, corresponding to a maximum possible sampling frequency of 10 MSPS (neglecting overhead).

www.newnespress.com

DSP and Digital Filters

513

FIGURE 16.42: IIR filter design techniques

FIGURE 16.43: Throughput considerations for IIR filters

16.11.1 Summary: FIR Versus IIR Filters Choosing between FIR and IIR filter designs can be somewhat of a challenge, but a few basic guidelines can be given. Typically, IIR filters are more efficient than FIR filters because they require less memory and fewer multiply-accumulates are needed. IIR filters can be designed based upon previous experience with analog filter designs. IIR filters may exhibit instability problems, but this is much less likely to occur if higher order filters are designed by cascading second-order systems.

www.newnespress.com

514

Chapter 16

IIR FILTERS

FIR FILTERS

More Efficient

Less Efficient

Analog Equivalent

No Analog Equivalent

May Be Unstable

Always Stable

Nonlinear Phase Response

Linear Phase Response

More Ringing on Glitches

Less Ringing on Glitches

CAD Design Packages Available

CAD Design Packages Available

No Efficiency Gained by Decimation

Decimation Increases Efficiency

FIGURE 16.44: Comparison between FIR and IIR filters On the other hand, FIR filters require more taps and multiply-accumulates for a given cut-off frequency response, but have linear phase characteristics. Since FIR filters operate on a finite history of data, if some data is corrupted (ADC sparkle codes, for example) the FIR filter will ring for only N–1 samples. Because of the feedback, however, an IIR filter will ring for a considerably longer period of time. If sharp cut-off filters are needed, and processing time is at a premium, IIR elliptic filters are a good choice. If the number of multiply/accumulates is not prohibitive, and linear phase is a requirement, the FIR should be chosen.

16.12 Multirate Filters There are many applications in which it is desirable to change the effective sampling rate in a sampled data system. In many cases, this can be accomplished simply by changing the sampling frequency to the ADC or DAC. However, it is often desirable to accomplish the sample rate conversion after the signal has been digitized. The most common techniques used are decimation (reducing the sampling rate by a factor of M), and interpolation (increasing the sampling rate by a factor of L). The decimation and interpolation factors (M and L) are normally integer numbers. In a generalized samplerate converter, it may be desirable to change the sampling frequency by a noninteger number. In the case of converting the CD sampling frequency of 44.1 kHz to the digital audio tape (DAT) sampling rate of 48 kHz, interpolating by L ¼ 160 followed by decimation by M ¼ 147 accomplishes the desired result.

www.newnespress.com

515

DSP and Digital Filters ORIGINAL OVERSAMPLED SIGNAL

A

1 fs

t

fs 2

fa

fs–fa

fs

f

SIGNAL DECIMATED BY M

B

M fs

t

fs 2M

fs M

f

FIGURE 16.45: Decimation of a sampled signal by a factor of M The concept of decimation is illustrated in Figure 16.45. The top diagram shows the original signal, fa, which is sampled at a frequency fs. The corresponding frequency spectrum shows that the sampling frequency is much higher than required to preserve information contained in fa, i.e., fa is oversampled. Notice that there is no information contained between the frequencies fa and fs – fa. The bottom diagram shows the same signal where the sampling frequency has been reduced (decimated) by a factor of M. Notice that even though the sampling rate has been reduced, there is no aliasing and loss of information. Decimation by a larger factor than shown in Figure 16.45 will cause aliasing. Figure 16.46(A) shows how to decimate the output of an FIR filter. The filtered data y (n) is stored in a data register that is clocked at the decimated frequency fs /M. This does not change the number of computations required of the digital filter; i.e., it still must calculate each output sample y(n). Figure 16.46(B) shows a method for increasing the computational efficiency of the FIR filter by a factor of M. The data from the delay registers are simply stored in N data registers that are clocked at the decimated frequency fs /M. The FIR multiplyaccumulates now only have to be done every Mth clock cycle. This increase in efficiency could be utilized by adding more taps to the FIR filter, doing other computations in the extra time, or using a slower DSP.

www.newnespress.com

516

Chapter 16 No Change in Computational Efficiency x(n)

z–1

h(0)

z–1

z–1 h(N–1)

h(2)

h(1)

Σ

Clock =

Σ

y(n)

Σ

A

Data Register

fs M y(m)

M

y(m)

M

Computational Efficiency Increased by Factor of M x(n)

z–1

z–1

z–1

Clock =

N Data Registers h(0) B

h(2)

h(1)

Σ

h(N–1)

Σ

fs M

Σ

FIGURE 16.46: Decimation combined with FIR filtering Figure 16.47 shows the concept of interpolation. The original signal in 16.47(A) is sampled at a frequency fs. In 16.47(B), the sampling frequency has been increased by a factor of L, and zeros have been added to fill in the extra samples. The signal with added zeros is passed through an interpolation filter, which provides the extra data values. The frequency domain effects of interpolation are shown in Figure 16.48. The original signal is sampled at a frequency fs and is shown in 16.48(A). The interpolated signal in 16.48(B) is sampled at a frequency Lfs. An example of interpolation is a CD player DAC, where the CD data is generated at a frequency of 44.1 kHz. If this data is passed directly to a DAC, the frequency spectrum shown in Figure 16.48(A) results, and the requirements on the anti-imaging filter that precedes the DAC are extremely stringent to overcome this. An oversampling interpolating DAC is normally used, and the spectrum shown in Figure 16.48(B) results. Notice that the requirements on the analog antiimaging filter are now easier to realize. This is important in maintaining relatively linear phase and also reducing the cost of the filter. The digital implementation of interpolation is shown in Figure 16.49. The original signal x(n) is first passed through a rate expander that increases the sampling frequency by a factor of L and inserts the extra zeros. The data then passes through an

www.newnespress.com

517

DSP and Digital Filters

ORIGINAL SAMPLED SIGNAL

SAMPLING RATE = fs 1 fs

A

t

SIGNAL WITH ADDED ZEROS t

1 Lfs

B

SIGNAL AFTER INTERPOLATING FILTER

SAMPLING RATE = Lfs

1 Lfs

C

t

FIGURE 16.47: Interpolation by a factor of L

ORIGINAL SIGNAL

1 fs

fs

t

2

fs

2fs

3fs

4fs

f

Lfs

f

SIGNAL INTERPOLATED BY L

1 Lfs

t

Lfs 2

FIGURE 16.48: Effects of interpolation on frequency spectrum

www.newnespress.com

518

Chapter 16 INTERPOLATION FILTER

CLOCK = Lfs x(n)

z–1

L h(0)

z–1 h(1)

z–1 h(2)

h(N–1) y(m)

Σ

Σ

L

Σ

RATE EXPANDER INCREASES SAMPLE RATE AND INSERTS ZEROS

Efficient DSP algorithms take advantage of:

Multiplications by Zero Circular Buffers Zero-Overhead Looping

FIGURE 16.49: Typical interpolation implementation

interpolation filter that smoothes the data and interpolates between the original data points. The efficiency of this filter can be improved by using a filter algorithm that takes advantage of the fact that the zero-value input samples do not require multiplyaccumulates. Using a DSP that allows circular buffering and zero-overhead looping also improves efficiency. Interpolators and decimators can be combined to perform fractional sample rate conversion as shown in Figure 16.50. The input signal x(n) is first interpolated by a factor of L and then decimated by a factor of M. The resulting output sample rate is Lfs /M. To maintain the maximum possible bandwidth in the intermediate signal, the interpolation must come before the decimation; otherwise, some of the desired frequency content in the original signal would be filtered out by the decimator. An example is converting from the CD sampling rate of 44.1 kHz to the digital audio tape (DAT) sampling rate of 48.0 kHz. The interpolation factor is 160, and the decimation factor, 147. In practice, the interpolating filter h0 (k) and the decimating0 filter h00 (k) are combined into a single filter, h(k). The entire sample rate conversion function is integrated into the AD1890, AD1891, AD1892, and AD1893 family, which operates at frequencies between 8 kHz and 56 kHz (48 kHz for the AD1892). The AD1895 and AD1896 operate at up to 192 kHz.

www.newnespress.com

DSP and Digital Filters INTERPOLATOR x(n)

DECIMATOR

h'(k)

L

y(m)

h"(k)

fs

M

OUTPUT SAMPLE RATE

x(n)

=

L f s M y(m)

h(k)

L

519

M

Example: Convert CD Sampling Rate = 44.1kHz to DAT Sampling Rate = 48.0kHz Use L = 160, M = 147 fout =

L f 160 × 44.1kHz = 48.0kHz s= M 147

AD189X - Family of Sample Rate Converters

FIGURE 16.50: Sample rate converters

16.13 Adaptive Filters Unlike analog filters, the characteristics of digital filters can easily be changed by modifying the filter coefficients. This makes digital filters attractive in communications applications such as adaptive equalization, echo cancellation, noise reduction, speech analysis, and speech synthesis. The basic concept of an adaptive filter is shown in Figure 16.51. The objective is to filter the input signal, x(n), with an adaptive filter in such a manner that it matches the desired signal, d(n). The desired signal, d(n), is subtracted from the filtered signal, y(n), to generate an error signal. The error signal drives an adaptive algorithm that generates the filter coefficients in a manner that minimizes the error signal. The least mean square (LMS) or recursive least square (RLS) algorithms are two of the most popular. Adaptive filters are widely used in communications to perform such functions as equalization, echo cancellation, noise cancellation, and speech compression. Figure 16.52 shows an application of an adaptive filter used to compensate for the effects of amplitude and phase distortion in the transmission channel. The filter coefficients are determined during a training sequence where a known data pattern is transmitted. The adaptive algorithm adjusts the filter coefficients to force the receive data to match the

www.newnespress.com

520

Chapter 16 d(n) DESIRED SIGNAL ADAPTIVE N-TAP FIR FlLTER

x(n) INPUT SIGNAL

− y(n) +

h(k), FILTER COEFFICIENTS

N

Σ ERROR SIGNAL

ADAPTIVE ALGORITHM (LMS, RLS)

FIGURE 16.51: Adaptive filter ENCODER, MODULATOR, FILTER

TRANSMIT DATA

DAC

ANALOG FILTER TRANSMISSION CHANNEL

TRAINING SEQUENCE

ADDS NOISE, AMPLITUDE, AND PHASE DISTORTION

RECEIVE DATA

DECODER, DEMODULATOR, FILTER

ADAPTIVE FILTER

ADC

ANALOG FILTER

N h(k) ADAPTIVE ALGORITHM

Error

+

Σ

TRAINING SEQUENCE −

FIGURE 16.52: Digital transmission using adaptive equalization training sequence data. In a modem application, the training sequence occurs after the initial connection is made. After the training sequence is completed, the switches are put in the other position, and the actual data is transmitted. During this time, the error signal is generated by subtracting the input from the output of the adaptive filter.

www.newnespress.com

DSP and Digital Filters

521

NOSE

PHARYNX VELUM

MOUTH (Tongue and Lips)

LARYNX (Vocal Cords) LUNGS

PITCH PERIOD

IMPULSE TRAIN GENERATOR RANDOM NOISE GENERATOR

Voiced TIME-VARYING DIGITAL FILTER Unvoiced

GAIN

FIGURE 16.53: Linear predictive coding (LPC) model of speech production

Speech compression and synthesis also makes extensive use of adaptive filtering to reduce data rates. The linear predictive coding (LPC) model shown in Figure 16.53 models the vocal tract as a variable frequency impulse generator (for voiced portions of speech) and a random noise generator (for unvoiced portions of speech such as consonant sounds). These two generators drive a digital filter that in turn generates the actual voice signal. The application of LPC in a communication system such as GSM is shown in Figure 16.54. The speech input is first digitized by a 16-bit ADC at a sampling frequency of 8 kSPS. This produces output data at 128 Kbps, which is much too high to be transmitted directly. The transmitting DSP uses the LPC algorithm to break the speech signal into digital filter coefficients and pitch. This is done in 20 ms windows, which have been found to be optimum for most speech applications. The actual transmitted data is only 2.4 Kbps, which represents a 53.3 compression factor. The receiving DSP uses the LPC model to reconstruct the speech from the coefficients and the excitation data. The final output data rate of 128 Kbps then drives a 16-bit DAC for final reconstruction of the speech data.

www.newnespress.com

522

Chapter 16 fs = 8kSPS SPEECH INPUT

TRANSMITTING DSP

16-Bit ADC

WINDOWING (20ms)

PRE-EMPHASIS

COEFFICIENT AND PITCH

128Kbps 2.4Kbps

fs = 8kSPS SPEECH OUTPUT

RECEIVING DSP P

s(n)

16-Bit DAC

=

Σ

ak s(n – k) + G • x(n)

k=1 Speech Output

128Kbps

All-Pole Filter

Gain Excitation

Data Rate Reduction Factor = 53.3

FIGURE 16.54: LPC Speech companding system The digital filters used in LPC speech applications can either be FIR or IIR, although all-pole IIR filters are the most widely used. Both FIR and IIR filters can be implemented in a lattice structure as shown in Figure 16.55 for a recursive all-pole filter. This structure can be derived from the IIR structure, but the advantage of the lattice filter is that the coefficients are more directly related to the outputs of algorithms that use the vocal tract model shown in Figure 16.53 than the coefficients of the equivalent IIR filter. EXCITATION INPUT

SPEECH OUTPUT

XM(n)

−kM

y(n)

kM

−k2

z−1 uM(n)

k2

−k1

z−1 u2(n)

z−1 u1(n)

FIGURE 16.55: All-pole lattice filter

www.newnespress.com

k1

DSP and Digital Filters SPEECH SAMPLES

+

Σ

523

ERROR SIGNAL



Z−1

ADAPTIVE FIR PREDICTOR

COEFFICIENTS

ADAPTIVE ALGORITHM

FIGURE 16.56: Estimation of lattice filter coefficients in transmitting DSP The parameters of the all-pole lattice filter model are determined from the speech samples by means of linear prediction as shown in Figure 16.56. Due to the nonstationary nature of speech signals, this model is applied to short segments (typically 20 ms) of the speech signal. A new set of parameters is usually determined for each time segment unless there are sharp discontinuities, in which case the data may be smoothed between segments.

References [16.1] [16.2] [16.3] [16.4] [16.5] [16.6] [16.7] [16.8]

Practical Design Techniques for Sensor Signal Conditioning, Analog Devices, 1998. Daniel H. Sheingold, Editor, Transducer Interfacing Handbook, Analog Devices, Inc., 1972. Richard J. Higgins, Digital Signal Processing in VLSI, Prentice-Hall, 1990. Steven W. Smith, Digital Signal Processing: A Guide for Engineers and Scientists, Newnes, 2002. C. Britton Rorabaugh, DSP Primer, McGraw-Hill, 1999. Richard J. Higgins, Digital Signal Processing in VLSI, Prentice-Hall, 1990. A.V. Oppenheim and R.W. Schafer, Digital Signal Processing, Prentice-Hall, 1975. L.R. Rabiner and B. Gold, Theory and Application of Digital Signal Processing, Prentice-Hall, 1975. [16.9] John G. Proakis and Dimitris G. Manolakis, Introduction to Digital Signal Processing, MacMillian, 1988. [16.10] J.H. McClellan, T.W. Parks, and L.R. Rabiner, A Computer Program for Designing Optimum FIR Linear Phase Digital Filters, IEEE Trasactions on Audio and Electroacoustics, Vol. AU-21, No. 6, December, 1973. [16.11] Fredrick J. Harris, On the Use of Windows for Harmonic Analysis with the Discrete Fourier Transform. Proc. IEEE, Vol. 66, No. 1, 1978, pp. 51–83.

www.newnespress.com

524

Chapter 16

[16.12] Momentum Data Systems, Inc., 17330 Brookhurst St., Suite 140, Fountain Valley, CA 92708, http://www.mds.com. [16.13] Digital Signal Processing Applications Using the ADSP-2100 Family, Vol. 1 and Vol. 2, Analog Devices, Free Download at: http://www.analog.com. [16.14] ADSP-21000 Family Application Handbook, Vol. 1, Analog Devices, Free Download at: http:// www.analog.com. [16.15] B. Widrow and S.D. Stearns, Adaptive Signal Processing, Prentice-Hall, 1985. [16.16] S. Haykin, Adaptive Filter Theory, 3rd Edition, Prentice-Hall, 1996. [16.17] Michael L. Honig and David G. Messerschmitt, Adaptive Filters – Structures, Algorithms, and Applications, Kluwer Academic Publishers, Hingham, MA 1984. [16.18] J.D. Markel and A.H. Gray, Jr., Linear Prediction of Speech, Springer-Verlag, New York, NY, 1976. [16.19] L.R. Rabiner and R.W. Schafer, Digital Processing of Speech Signals, Prentice-Hall, 1978.

www.newnespress.com

CHAPTER 17

Dealing with High-Speed Logic Walt Kester

Much has been written about terminating printed circuit board traces in their characteristic impedance to avoid reflections. A good rule of thumb to determine when this is necessary is: Terminate the line in its characteristic impedance when the one-way propagation delay of the PCB track is equal to or greater than one-half the applied signal rise/fall time (whichever edge is faster). A conservative approach is to use a 2-inch (PCB track length)/nanosecond (rise/fall time) criterion. For example, PCB tracks for high speed logic with rise/fall time of 1 ns should be terminated in their characteristic impedance if the track length is equal to or greater than 2 inches (including any meanders). Figure 17.1 shows the typical rise/fall times of several logic families including the SHARC DSPs operating on 3.3V supplies. As would be expected, the rise/fall times are a function of load capacitance.  GaAs: 0.1 ns,  ECL: 0.75 ns,  ADI SHARC DSPs: 0.5 ns to 1 ns (operating on 3.3V supply). This same 2-inch/nanosecond rule of thumb should be used with analog circuits in determining the need for transmission line techniques. For instance, if an amplifier must output a maximum frequency of fmax, then the equivalent rise time, tr, can be calculated using the equation tr ¼ 0.35/fmax. The maximum PCB track length is then calculated by multiplying the rise time by 2 inch/nanosecond. For example, a maximum output frequency of 100 MHz corresponds to a rise time of 3.5 ns, and a track carrying this signal greater than 7 inches should be treated as a transmission line.

www.newnespress.com

526

Chapter 17 GaAs: 0.1 ns ECL: 0.75 ns ADI SHARC DSPs: 0.5 ns to 1 ns (Operating on 3.3 V Supply)

ADSP-21060L SHARC:

RISE AND FALL TIMES − ns (10% − 90%)

18 16 14 Y = 0.0796x + 1.17

12 10 RISE TIME

8 6

Y = 0.0467x + 0.55

4

FALL TIME

2 0

0

20

40

60

80

100 120 140 160 180 200

LOAD CAPACITANCE−pF

FIGURE 17.1: Typical DSP output rise times and fall times Equation 17.1 can be used to determine the characteristic impedance of a PCB track separated from a power/ground plane by the board’s dielectric (microstrip transmission line):   87 5:98d ZO ðOÞ ¼ pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi ln ð17:1Þ 0:89w þ t er þ 1:41 where er ¼ dielectric constant of printed circuit board material: d ¼ thickness of the board between metal layers, in mils; w ¼ width of metal trace, in mils; t ¼ thickness of metal trace, in mils. The one-way transit time for a single metal trace over a power/ground plane can be determined from Equation 17.2: pffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi tpd ðns=ftÞ ¼ 1:017 0:475er þ 0:67

www.newnespress.com

ð17:2Þ

Dealing with High-Speed Logic

527

For example, a standard four-layer PCB board might use 8-mil-wide, 1 oz. (1.4 mils) copper traces separated by 0.02100 FR-4 (er ¼ 4.7) dielectric material. The characteristic impedance and one-way transit time of such a signal trace would be 88W and 1.7 ns/ft (700 / ns), respectively. The best ways to keep sensitive analog circuits from being affected by fast logic are to physically separate the two and use no faster logic family than dictated by system requirements. In some cases, this may require the use of several logic families in a system. An alternative is to use series resistance or ferrite beads to slow down the logic transitions where the speed is not required. Figure 17.2 shows two methods. In the first, the series resistance and the input capacitance of the gate form a low-pass filter. Typical CMOS input capacitance is 5 pF to 10 pF. Locate the series resistor close to the driving gate. The resistor minimizes transient currents and may eliminate the necessity of using transmission line techniques. The value of the resistor should be chosen such that the rise and fall times at the receiving gate are fast enough to meet system requirement, but no faster. Also, make sure that the resistor is not so large that the logic levels at the receiver are out of specification because of the voltage drop caused by the source and sink current that flow through the resistor. The second method is suitable for longer distances (>2 inches), where additional capacitance is added to slow down the edge speed. Notice that either one of these techniques increases

LOGIC GATE

R

< 2 inches LOGIC GATE CIN

Rise Time = 2.2 R×CIN > 2 inches LOGIC GATE

R

C

LOGIC GATE CIN

Rise Time = 2.2 R×(C + CIN)

FIGURE 17.2: Damping resistors slow down fast logic edges to minimize EMI/RFI problems

www.newnespress.com

528

Chapter 17

delay and increases the rise/fall time of the original signal. This must be considered with respect to the overall timing budget, and the additional delay may not be acceptable. Figure 17.3 shows a situation where several DSPs must connect to a single point, as would be the case when using read or write strobes bidirectionally connected from several DSPs. Small damping resistors shown in Figure 17.3(A) can minimize ringing provided the length of separation is less than about 2 inches. This method will also increase rise/fall times and propagation delay. If two groups of processors must be connected, a single resistor between the pairs of processors as shown in Figure 17.3(B) can serve to damp out ringing. The only way to preserve 1 ns or less rise/fall times over distances greater than about 2 inches without ringing is to use transmission line techniques. Figure 17.4 shows two popular methods of termination: end termination, and source termination. The end termination method (Figure 17.4(A)) terminates the cable at its terminating point in the characteristic impedance of the microstrip transmission line. Although higher

STAR CONNECTION DAMPING RESISTORS

SHARC DSP

USE FOR RD, WR STROBES SHARC DSP

A

4" ZO = 50Ω

SHARC DSP

ZO = 50Ω

SHARC DSP

ZO = 50Ω

SHARC DSP

10Ω 39Ω

CLOCK

531

10Ω 39Ω

FIGURE 17.6: Preferred method of clock distribution using source terminated transmission lines ADSP-2106x

ADSP-2106x

OFF

LENGTH > 6" 33Ω

ZO = 50Ω

33Ω

ON ZO

17Ω

LINK PORT TRANSMITTER

LINK PORT RECEIVER

FIGURE 17.7: Source termination for bidirectional transmission between SHARC DSPs

www.newnespress.com

532

Chapter 17

SHARC DSP

SHARC DSP

SHARC DSP

3.3V

3.3V

120Ω 30mW

ZO = 50Ω

LENGTH > 10"

1.4V

91Ω 22mW

120Ω 30mW

91Ω 22mW

SHARC DSP

SHARC DSP

SHARC DSP

NOTE: KEEP STUB LENGTH < 0.5"

FIGURE 17.8: Single transmission line terminated at both ends The method shown in Figure 17.8 can be used for bidirectional transmission of signals from several sources over a relatively long transmission line. In this case, the line is terminated at both ends, resulting in a DC load impedance of 25O. SHARC drivers are capable of driving this load to valid logic levels.

References on Dealing with High Speed Logic Howard W. Johnson and Martin Graham, High-Speed Digital Design, PTR Prentice Hall, 1993. “EDN’s Designer’s Guide to Electromagnetic Compatibility,” EDN, January, 20, 1994, material reprinted by permission of Cahners Publishing Company, 1995. Designing for EMC (Workshop Notes), Kimmel Gerke Associates, Ltd., 1994. Mark Montrose, EMC and the Printed Circuit Board, IEEE Press, 1999 (IEEE Order Number PC5756).

www.newnespress.com

CHAPTER 18

Bridging the Gap between Analog and Digital Bonnie Baker

A few years ago, I was approached by a new graduate engineering applicant at the Embedded Systems Conference (ESC), 2001 in San Francisco. When he found out that I was a manager, he explained that he was looking for a job. He said he knew of Microchip Technology, Inc. and wanted to work for them if he could. He immediately produced his resume. I gave him a few more details about my role at Microchip. At the time, I managed the mixed signal/linear applications group. My department’s roles were product definition, technical writing, customer training, and traveling all over the world visiting customers. At the conclusion of this “sales” pitch, he proudly told me that it sounded like a great job. I reemphasized that I was in the Analog arm at Microchip. He obviously thought that he did his homework because he told me that analog is dying and digital will eventually take over. Anyone who knew anything about Microchip would agree! Wow, I had a live one. I was there, doing my obligatory Microchip booth duty for the afternoon. There was a lot of action on the floor, and the room was full of exhibits. The lights were on, the sound of conversations were projecting across the room. The heating and cooling system was doing a splendid job of keeping us comfortable. Exhibitors in the booths were (believe it or not) demonstrating the operation of sensors, power devices, passive devices, RF products, and so forth. There must have been several hundred booths, all of which were trying to promote their engineering merchandise. Some of the vendor exhibits had analog signal conditioning demonstrations. As a matter of fact, right in front of us, Microchip had a temperature sensor connected to a computer

www.newnespress.com

534

Chapter 18

FIGURE 18.1: The Embedded Systems Conference exhibit hall in 2001 had hundreds of booths, many of which were already showing signs of interest in analog systems. This was done even though the emphasis of the conference was digital. through the parallel port. The temperature sensor board would self-heat, and the sensor would measure this change and show the results on the PC screen. Once the temperature reached a threshold of 85 C, the heating element was turned off. You could then watch the temperature go down on the PC until it reached 40 C, at which point the heating element would be turned on again. At a second counter, we also had a computer running the new FilterLabW analog filter design program. With this tool, you can specify an analog filter in terms of the number of poles, cut-off frequency and approximation type (Butterworth, Bessel and Chebyshev). Once you type in your information, the software spits out a filter circuit diagram, such as the filter circuit shown in Figure 18.2. You can theoretically build the circuit and take it to the lab for testing and verification. There was a customer at the counter, playing around with the filter software. At exhibit counter number three, there was a CANbus demonstration with temperature sensing, pressure sensing and DC motor nodes. CANbus networks have been around for over 15 years. Initially, this bus was used in automotive applications requiring

www.newnespress.com

Bridging the Gap between Analog and Digital

535

FIGURE 18.2: One of the views of the FilterLab program from Microchip provided analog filter circuit diagrams. This particular circuit is a 5th order, lowpass Butterworth filter with a cut-off frequency of 1 kHz. The FilterLab program from Microchip is just one example of a filter program from a semiconductor supplier. Texas Instruments, Linear Technology, and Analog Devices have similar programs available on the World Wide Web. predictable, error-free communications. Recent falling prices of controller area network (CAN) system technologies have made it a commodity item. The CANbus network has expanded past automotive applications. It is now migrating into systems like industrial networks, medical equipment, railway signaling and controlling building services (to name a few). These applications are using the CANbus network, not only because of the lower cost, but because the communication with this network is robust, at a bit rate of up to 1 Mbits/sec. A CANbus network features a multimaster system that broadcasts transmissions to all of the nodes in the system. In this type of network, each node filters out unwanted messages. An advantage from this topology is that nodes can easily be added or

www.newnespress.com

536

Chapter 18

removed with minimal software impact. The CAN network requires intelligence on each node, but the level of intelligence can be tailored to the task at that node. As a result, these individual controllers are usually simpler, with lower pin counts. The CAN network also has higher reliability by using distributed intelligence and fewer wires. You might say, “What does this have to do with analog circuits?” And the answer is everything. The communication channel is important only because you are shipping digitized analog information from one node to another. With this ESC exhibit, three CANbus nodes communicated through the bus to each other. One node measured temperature. The temperature value was used to calibrate the pressure sensor on the second node. You could apply pressure to the pressure-sensing node by manually squeezing a balloon. (This type of demonstration was put together to get the observer more involved.) The sensor circuitry digitized the level pressure applied and sent that data through the CANbus network to a DC motor. The DC motor was configured so that increased pressure would increase the revolutions per minute (RPM) of the motor. Figure 18.3 shows a basic block diagram containing the pressure-sensing node. Then to finish out the Microchip displays in the booth, there were three counters that had microcontroller demos. I asked the engineering applicant, giving him a chance to redeem himself, “Out of curiosity, do you see anything analog-ish like in this room?” He looked around the convention room thoughtfully. I was amused when he sympathetically looked at me and answered, “No, not really.” I think that he thought I was a bit old-fashioned, behind the times. No regrets from him. He was confident that he gave me an insightful, informed answer. You guessed it. His resume went into the circular file.

18.1 Try to Measure Temperature Digitally No, this is not a chapter about interview techniques. This chapter is neither about how to win points and climb the corporate ladder. This is a chapter about the analog design opportunities that surround us every day, all day long, and how we can solve them in a single-supply environment. Reflecting on the applicant’s answer, I think that he was partially right. Digital solutions are encroaching into the analog hardware in a majority of applications. So let’s try to measure temperature digitally. The simple, low resolution analog-todigital (A/D) converter can easily be replaced with a resistor/capacitor (R/C) pair

www.newnespress.com

Bridging the Gap between Analog and Digital

537

+5V • • •

CAN Controller

CAN Driver

PWM

• • •

• • •

Output LED

SPI™ 4 Microcontroller

SPI CAN bus

SPI

12-bit ADC

Low-pass Analog Filter

Amplifier

Pressure Sensor

MPX2100AP

FIGURE 18.3: The CANbus system at the 2001 Embedded Systems Conference has three different analog function nodes. The node illustrated in this figure measured the pressure applied to a balloon and sent the data across the CANbus network to a DC motor (not illustrated here). connected to a microcontroller I/O pin. The R/C pair would supply a signal that operates with a single-pole, rise-time function. The controller counts milliseconds, and with its oscillator/timer combination measures the input signal. Why would you want to do this? Maybe you are measuring temperature with a sensor that changes its resistance value with changes in temperature. The temperature-sensing circuit in Figure 18.4 is implemented by setting GP1 and GP2 of the microcontroller as inputs. Additionally, GP0 is set low to discharge the capacitor, CINT. As the voltage on CINT discharges, the configuration of GP0 is changed to an input and GP1 is set to a high output. An internal timer counts the amount of time (t1 in

www.newnespress.com

538

Chapter 18 VDD RREF

VREF

GP2

NTC Thermistor 10kΩ @ 25(°C)

GP1 RPAR = 10kΩ ( +/–1% tolerance, metal film)

GP0

CINT Microcontroller

FIGURE 18.4: This circuit switches the voltage reference on and off at GP1 and GP2. In this manner, the time constant of the NTC thermistor in parallel with a standard resistor (RNTC || RPAR) and integrating capacitor (CINT) is compared to the time constant of the reference resistor (RREF) and integrating capacitor.

Figure 18.5) before the voltage at GP0 reaches the threshold (VTH), which changes the recognized input from 0 to 1. In this case, RNTC (a negative temperature coefficient thermistor) is placed in parallel with RPAR or RNTC || RPAR. This parallel combination interacts with CINT. After this happens, GP1 and GP2 are again set as inputs and GP0 as an output low. Once the integrating capacitor CINT has time to discharge, GP2 is set to a high output and GP0 as an input. A timer counts the amount of time before GP0 changes to 1 again, but this provides the timed amount of t2, per Figure 18.5. In this case, RREF is the component interacting with CINT. The integration time of this circuit can be calculated using: VOUT ¼ VREF ð1 e t=RC Þ or t ¼ RC lnð1 VTH =VREF Þ where VOUT is the voltage at the I/O pin, GP0,

www.newnespress.com

Voltage at GPO, VOUT (V)

Bridging the Gap between Analog and Digital

RNTC||RPAR

539

RREF

VTH

0

t1 Time (s)

t2

FIGURE 18.5: The R/C time response of the circuit shown in Figure 18.4 allows for the microcontroller counter to be used to determine the relative resistance of the negative temperature coefficient (RNTC) thermistor element. VREF is the output, logic-high voltage of the I/O pin, GP1 or GP2; VTH is the input voltage to GP0 that causes a logic 1 to trigger in the microcontroller. If the ratio of VTH:VREF is kept constant, the unknown resistance of the RNTC || RPAR can be determined with: RNTC jjRPAR ¼ RREF ðt2 =t1 Þ Notice that in this configuration, the resistance calculation of the parallel combination of RNTC || RPAR is independent of CINT, but the absolute accuracy of the measurement is dependent on the accuracy of your resistors. Oops, did I say you can use a linear resistor and a charging device like a capacitor to replace an A/D converter in a temperature measurement system? I guess my applicant at the ESC show was also wrong. Analog will never disappear and the digital engineer will continue to be challenged to delve into these types of issues. The analog solution is many times more efficient and usually more accurate. For instance, the previous R/C example is only as accurate as the number of bits in the timer, the speed of the oscillator, and how accurately you know the value of your resistors.

www.newnespress.com

540

Chapter 18

18.2 Road Blocks Abound I have worked with a wide spectrum of analog and digital designers. Each one of them has their own quirks and reasons why they can’t do everything, but here are some statements that I have received from my digital clientele concerning their analog challenges.

18.2.1

Not My Job!

This statement came about with surprising frankness. “People in my department are avoiding analog circuitry in their design as much as possible, no matter how important it is. Many of them have had experiences where analog circuit performance was hard to predict. Therefore, almost every engineer will find an existing analog circuit and use that as a point of reference. If they have the misfortune of being asked to design part or all of the analog circuit from scratch, they will try to use facts that they remember from their school days. And in their school days they studied mostly digital.” Good luck. It seems from this statement that the dyed-in-the-wool digital designer has no interest in how to get from A to B, but more interest in what the cookbook suggests. It turns out that the designer who operates in this mode is like a carpenter with a hammer looking for a nail. The designer has a circuit solution and tries to make it fit their application. A good example of applying the cookbook solution to a place where it won’t fit is to try to use a standard 12-bit successive approximation register (SAR) in a power-sensing application. This type of application actually requires a delta-sigma converter. The delta-sigma (D-S) converter can reach a resolution level in the sub-nano volt region. This is an advantage because you not only eliminate the input analog-gain stage, but you reduce the noise in the bandpass region of your signal. Figure 18.6 shows this power meter solution. In this circuit, the current through the power line is sensed using an inductor on the low side of the load. As a result, the voltage drop across this sensing element must be low. As a result, the voltage drop across this sensing element must be low.

18.2.2

Show Me the Beef

One day, a digital engineer said to me, “Thank God, I have finally found the key to working with analog and now I can go back about my digital business. Thank you for that one insightful tip.”

www.newnespress.com

Bridging the Gap between Analog and Digital

541

LOAD Deltasigma A/D Converter

L1

SPI Interface

L2

240V

FIGURE 18.6: A power meter application requires VMIN

ð19:25Þ

The limiting factor for BOM is slew rate. As the frequency gets higher and higher the output becomes slew rate limited and can not respond quickly enough to maintain the specified output voltage swing. In order to make the op-amp stable, capacitor, CC, is purposely fabricated on chip in the second stage (Figure 19.17). This type of frequency compensation is termed dominant pole compensation. The idea is to cause the open-loop gain of the op-amp to roll off to unity before the output phase shifts by 180 . Remember that Figure 19.17 is very simplified, and there are other frequency shaping elements within a real op-amp. Figure 19.20 shows a typical gain vs. frequency plot for an internally compensated op-amp as normally presented in a Texas Instruments data sheet. As noted earlier, AVD falls off with frequency. AVD (and thus, B1 or GBW) is a design issue when precise gain is required of a specific frequency band. Phase margin (jm) and gain margin (Am) are different ways of specifying the stability of the circuit. Since rail-to-rail output op-amps have higher output impedance, a significant phase shift is seen when driving capacitive loads. This extra phase shift erodes the phase margin, and for this reason most CMOS op-amps with rail-to-rail outputs have limited ability to drive capacitive loads.

www.newnespress.com

598

Chapter 19 120 Dominant Pole 100

AVD— dB

80 60 40 20 0 Gain Margin

B1

–20 0

Phase —

45 90 135

φm

180 225 0

10

100

1k

10 k

100 k

1M

10 M

Frequency — Hz

FIGURE 19.20: Voltage amplification and phase shift vs. frequency 19.2.2.16 Settling Time It takes a finite time for a signal to propagate through the internal circuitry of an opamp. Therefore, it takes a period of time for the output to react to a step change in the input. In addition, the output normally overshoots the target value, experiences damped oscillation, and settles to a final value. Settling time, ts, is the time required for the

www.newnespress.com

Op-Amps

599

output voltage to settle to within a specified percentage of the final value given a step input. Figure 19.21 shows this graphically:

Overshoot Tolerance

VOUT

Final Value

Damped Oscillation

Slew Rate Settling Time Time

FIGURE 19.21: Settling time Settling time is a design issue in data acquisition circuits when signals are changing rapidly. An example is when using an op-amp following a multiplexer to buffer the input to an A-to-D converter. Step changes can occur at the input to the op-amp when the multiplexer changes channels. The output of the op-amp must settle to within a certain tolerance before the A-to-D converter samples the signal.

19.3 Modeling Op-Amps Virtually every op-amp supplier provides Spice models, which are a very useful approximation of device performance. There are two opposing criteria for such a model. It should use the fewest internal elements to ease computing, but it should also give an accurate representation of the device as a “black box.” You can use these models as a necessary (but not entirely sufficient) step in the design process. Models cannot capture a device’s every sensitivity to supply variations or temperature and load changes. Dynamic performance such as slew rate and overshoot are especially difficult

www.newnespress.com

600

Chapter 19

to model, and peculiarities such as behavior at or beyond the common mode limits will be entirely absent. The circuit design must be characterized for the entire range of performance characteristics that an off-the-shelf part might show, but generally available Spice models use typical rather than worst-case specs. Even a perfect model would not capture what is just as critical in high-performance analog design: your physical circuit that surrounds the part. Just a few picofarads of circuit-board capacitance will change the frequency response, for example. Common impedances in the power or ground circuits can affect stability and power supply rejection. Conductive residues on the circuit provide a leakage path between IC pins. No model of itself will detail your circuit layout strays or ground topology. This doesn’t mean you shouldn’t use models. Use them for initial assessments of your circuit, to about 20% accuracy. At the same time, recognize that the model itself is neither perfect nor does it include the subtleties of your design. Check with the supplier to understand which modeled parameters are typical, which are worst-case, which are at room temperature, and other similar limitations and simplifications. The typically short development timescale, and the project manager champing at the bit, may constrain your ability to experiment and tempt you to go straight from the model to the final layout. But if there is any critical performance issue which you know is not covered by the model, be prepared for a few design iterations, and don’t be afraid to breadboard the design if possible. Most suppliers offer evaluation boards and suggested circuit-board layout drawings, especially for high-performance or complex parts. An evaluation board shows you what the part can do in a reference design. The layout can serve as a starting point for your own implementation, so you won’t waste time discovering mistakes the application engineers have already made and dealt with. The first question an applications support engineer asks when a designer calls with a problem such as oscillation in highfrequency current-feedback circuits is, “Did you use the evaluation board layout?”

19.4 Finding the Perfect Op-Amp The operational amplifier’s operation and circuits are easy to find in the books in your local university library. The amplifier operation and circuit descriptions found in these reference books take you through computational algorithms that theoretically will provide the solutions to your analog amplifier design woes. If there were a perfect

www.newnespress.com

Op-Amps

601

amplifier on the market today, the designs found in these books would indeed be easy to implement successfully. But there isn’t a perfect amplifier—yet. Throughout the history of analog system design, circuits have required special care in key areas in order to ensure success. As luck would have it, a little common sense and bench sense will pull you out of most of your amplifier design disasters. In an ideal world, the perfect amplifier would look like the one described in Figure 19.22. The input stage design of this perfect amplifier would use devices whose inputs (INþ and IN–) extend all the way to the power supply rails. Some single-supply amplifiers are able to do this with some distortion, but the perfect amplifier would be distortion-free. As a matter of fact, it would be nice if the inputs operated beyond the rails. If this were the case, the common-mode range goes beyond the rails as well. Additionally, the inputs would not source or sink current—that is, they would have zero-input bias current. This allows source impedances to the amplifier to be infinite.

POWER SUPPLY • No Voltage Suppies Required • ISUPPLY = 0 Amps • Power Supply Rejection = ∞ (dB) INPUT • Input Current (IB) = 0 • Input Voltage (VIN) → no limits • Zero Voltage and Current Noise • Zero Offset Voltage error • Common-Mode Rejection = ∞ (dB)

VDD

IN– –

OUT

IN+ + VSS SIGNAL TRANSFER • Open Loop Gain = ∞ (dB) • Bandwidth = 0 → ∞ • Zero Harmonic Distortion

OUTPUT • VOUT Swings Beyond Rails • IOUT = ∞ • Slew Rate = ∞ • ZOUT = 0 Ω

$0.00

FIGURE 19.22: A perfect amplifier has an infinite input impedance, open-loop gain, power supply rejection ratio, common-mode rejection ratio, bandwidth, slew rate and output current. It also has zero offset voltage, input noise, output impedance, power dissipation and most importantly, zero cost.

www.newnespress.com

602

Chapter 19

This implies no common-mode or differential-mode input capacitance. Since voltage errors across the two inputs are usually gained by closed-loop circuit configurations around the amplifier, any DC voltage error (offset voltage) or AC error (noise) would be zero. The absence of these errors removes all of your calibration worries! As for the power supply requirements of this ideal amplifier, there would be none. As you know, industry trends are always working on requests for lower supply voltages, and consequently, lower power consumption from active components. The ideal amplifier wouldn’t need a voltage supply across VDD and VSS and would have zero power dissipation in its quiescent state. The output of this amplifier would be capable of really swinging rail-to-rail, or even beyond. This would eliminate the problem of losing bits on the outer rim in the following A/D conversion. The output impedance would be zero at DC, as well as over frequency ensuring that the device connected to the input of the amplifier is perfectly isolated from the external output device. The op-amp would respond to input signals instantaneously—that is, the slew rate would be infinite and it would be able to drive any load (resistive or capacitive) while maintaining an infinite open-loop gain and railto-rail output swing performance. Finally, in the frequency domain, the open-loop gain would be infinite at DC as well as over frequency, and the bandwidth of the amplifier would also be infinite. Oh, did I forget price? We would all love to have this ideal amplifier for $0.00. Welcome to op-amp 101! This describes the textbook amplifier. I know that if I’m able to figure out how to design this amplifier, I guarantee you, I will become a multizillionaire. At this point, you are probably saying, “Only in your dreams!” Well, maybe not a multizillionaire, mainly because the profits are $0.00. However, it is certain that I will become a very popular (still poor) person. It is interesting to note that many of these design imperfections are used to an advantage by most designers. For example, an amplifier circuit design uses a less than infinite bandwidth to limit the noise and high-speed transients in circuits. An infinite slew rate is not as good as it sounds. The amplifier users enjoy slower signals. This reduces the glitches further down the signal path and simplifies the layout. So, for today, we know that there isn’t an ideal amplifier for all circuit situations. The best we can do with the choices available is to pick the best amplifier for our application circuit and then use it properly.

www.newnespress.com

Op-Amps

603

19.4.1 Choose the Technology Wisely CMOS and bipolar are the two silicon technologies that single-supply operational amplifiers commonly use. Figure 19.23 shows the differences between these two operational amplifier technologies. The most important difference between CMOS and bipolar is in the input stage transistors. These transistors have a profound effect on the overall operation of the amplifier. Because of the difference between the input transistors of these two types of amplifiers, the CMOS amplifier has lower input current noise and higher input impedance. Because of the high input impedance, the input bias current of the CMOS amplifier is much lower. In fact, the electrostatic discharge (ESD) cells at the input of the CMOS amplifier cause the input bias current errors. As will be shown in circuits later in this chapter, we can use this to an advantage for high impedance sources, such as photosensing transimpedance amplifiers. The CMOS amplifier typically has a higher open-loop gain than bipolar amplifiers. This can minimize gain error in applications where the closed-loop gain is extremely high (60 dB or greater). In contrast with the CMOS amplifier, the bipolar amplifier usually has lower inputvoltage noise, room temperature offset-voltage and offset-drift. Bipolar amplifiers are

• Lower Input Current Noise • Higher Voltage Gain • High ZIN

CMOS

• Wide BW • Single Supply • Rail-to-Rail • Micropower

• Lower Input Voltage Noise • Lower Offset Voltage • High CMRR • High Output Drive

BiPOLAR

FIGURE 19.23: The two silicon technologies that single-supply amplifiers are manufactured with are CMOS or bipolar processes. By using the CMOS process, you can manufacture bipolar amplifiers. In these designs, the input transistors are bipolar, and the remaining transistors are CMOS.

www.newnespress.com

604

Chapter 19

more likely to provide higher output drive. They also exhibit a higher common-mode rejection capability. This is useful if the amplifier is in a buffer configuration. Although these specifications are typically better than the CMOS amplifier counterpart, the input bias current and input current noise is considerably higher. Single-supply operating conditions are perfect for both CMOS and bipolar amplifiers. With the proper IC design, they are also capable of input and (near) output rail-to-rail operation.

19.4.2

Fundamental Operational Amplifier Circuits

The op-amp is the analog building block that is analogous to the digital gate. By using the op-amp in the design, circuits can be configured to modify the signal in the same fundamental way that the inverter, AND and OR gates do in digital circuits. This section of the chapter will show the fundamental circuits using this building block. The list of circuits we will discuss include the voltage follower, noninverting gain and inverting gain circuits. This will be followed by more complex circuits, including a difference amplifier, summing-amplifier and current-to-voltage converter. 19.4.2.1 Voltage Follower Amplifier Starting with the most basic op-amp circuit, the buffer amplifier (shown in Figure 19.24) is used to drive heavy loads, solve impedance matching problems, or isolate high power circuits from sensitive, precise circuitry. Usually, heavy loads require an additional specialized amplifier that is capable of supplying the higher output currents that are greater than 20 mA. You will find that the amplifier data sheet has specifications for the magnitude of the amplifier output current, capable of driving higher currents. Solving impedance matching problems is also a good reason to use a buffer amplifier. This type of problem exists when the signal path has a high impedance device or resistor that creates an undesirable voltage divider in the circuit. A buffer amplifier breaks up this type of impedance path because of the high impedance input and low impedance output of the amplifier. Another use for a buffer is to keep high thermal changes away from sensitive circuits. In this scenario the buffer follows the sensitive circuit and serves the purpose of driving high output currents.

www.newnespress.com

Op-Amps

605

VDD



* VOUT

VIN

+

VOUT = VIN * Bypass capacitor, 1µF or 0.1µF

FIGURE 19.24: A buffer amplifier, also called a voltage follower, is useful when you want to provide a high-current drive stage, match impedances or electrically isolate signals. The buffer amplifier as shown in Figure 19.24 can be implemented with any singlesupply, unity-gain stable amplifier. In this circuit, as with all amplifier circuits, bypassing the op-amp power with a capacitor is a must. For single-supply amplifiers that operate in bandwidths from DC to 1 MHz, a 1 mF capacitor is usually appropriate. Sometimes a smaller bypass capacitor is required for amplifiers that have bandwidths of up to the tens to hundreds of megahertz. In these cases, a 0.1 mF capacitor would be appropriate. If the selection of the value of the bypass capacitor is an inappropriate value or placed too far from the power supply pin and not connected to ground directly on the PCB, the op-amp circuit may oscillate. If you are unsure of what the bypass capacitor value should be, refer to the product data sheet for details. The analog gain of the circuit in Figure 19.24 is þ1 V/V. Notice that this circuit has positive overall gain, but the feedback loop is tied from the output of the amplifier to the inverting input. An all too common error is to assume that an op-amp circuit that has a positive gain requires positive feedback. You can configure this amplifier with positive feedback if you connect the noninverting input to the output. I know this sounds unbelievable, but I have had applicants draw buffers with positive feedback during their interviews. If positive feedback is used, the amplifier will most likely drive to either rail at the output.

www.newnespress.com

606

Chapter 19

This amplifier circuit will give good linear performance across the bandwidth of the amplifier. And, you may be looking at this discussion and saying to yourself, “There is that textbook description, again.” You are right; however, here are the land mines in this type of circuit. The only restrictions on the signal will occur as a result of a violation of the input common-mode voltage and output swing limits. You need to scrutinize these performance characteristics in your amplifier data sheet and your application’s demands on this type of circuit. Oh, by the way, ensure that the bandwidth of the amplifier is at least 100 higher than the bandwidth of your signal. However, be aware that you need to look at the input and output of the amplifier. When using this circuit to drive heavy loads, the specifications of the amplifier must indicate that it is capable of providing the required output currents. Another application where this circuit may be used is to drive capacitive loads. Not every amplifier is capable of driving capacitors without becoming unstable. If an amplifier can drive capacitive loads, the product data sheet will highlight this feature. However, if an amplifier can’t drive capacitive loads, the product data sheets will not explicitly say so. This is an instance where features are not in the advertisements or promotions and there is no mention of average performance. Another use for the buffer amplifier is to solve impedance-matching problems. This would be applicable in a circuit where the analog signal source has relatively high impedance as compared to the impedance of the following circuitry. If this occurs, there will be a voltage loss with the signal because of the voltage divider between the source’s impedance and the following circuitry’s impedance. The buffer amplifier is a perfect solution to the problem. The input impedance of the noninverting input of an amplifier can be as high as 1013O for CMOS amplifiers. In addition, the output impedance of this amplifier configuration is usually less than 100O. Yet another use of this configuration is to separate a heat source from sensitive precision circuitry, as shown in Figure 19.25. Imagine that the input circuitry to this buffer amplifier is amplifying a 100 mV signal. This type of amplification is difficult to do with any level of accuracy in the best of situations. Assigning the output current drive to the device that is doing the precision, amplification work can easily disrupt this measurement. An increase in current drive will cause self-heating of the chip, which will induce an offset change. In this circuit (Figure 19.25), the front-end circuitry makes precision measurements, while an analog buffer performs the function of driving a heavy load.

www.newnespress.com

Op-Amps R2

R1

VDD

VDD − VIN

607

*



VOUT

* +

+ Buffer Precision Amplifier

* Bypass capacitor, 1 µF or 0.1 µF

FIGURE 19.25: A buffer amplifier helps achieve load isolation in this circuit. The buffer separates any high-current output requirements from this input amplifier. 19.4.2.2 Amplifying Analog Signals The buffer solves many analog signal problems; however, there are instances in circuits where you need to gain a signal. Two fundamental types of amplifier circuits can provide gain. With the first type, the signal gain is positive (or not inverted) as shown in Figure 19.26. This type of circuit is useful in single-supply amplifier applications where negative voltages are usually not present, difficult to produce or just not possible. The input signal to this circuit is presented to the high impedance, noninverting input of the op-amp. The gain that the amplifier circuit applies to the signal is equal to: VOUT ¼ ð1 þ R2 =R1 ÞVIN

ð19:26Þ

Typical values for these resistors in single-supply circuits are above 5 kO to 25 kO for R2. For the input resistor, R1, restrictions are dependent on the amount of gain desired versus the amount of amplifier noise and input offset voltage as specified in the product data sheet of the op-amp. Again, this circuit has some restrictions in terms of the input and output range. The common-mode range of the amplifier restricts the noninverting input. The output swing of the amplifier is also restricted as stated in the product data sheet of the individual amplifier. Most typically, the larger signal at the output of the amplifier causes more signal-clipping errors than the smaller signal at the input. Reducing the gain of this circuit may eliminate undesirable output clipping errors.

www.newnespress.com

608

Chapter 19 R1

R2 VDD *



VOUT VIN +

VOUT =

1 +

R2 R1

VIN

* Bypass capacitor, 1 µF or 0.1 µF

FIGURE 19.26: This is an operational amplifier configured in a noninverting gain circuit. This circuit applies a positive gain to a signal in your circuit. Therefore, you won’t need a reference level-shift voltage to keep the output of the amplifier within its operating range.

Figure 19.27 illustrates an inverting amplifier configuration. This circuit gains and inverts the signal present at the input resistor, R1. The gain equation for this circuit is: VOUT ¼

ðR2 =R1 ÞVIN þ ð1 þ R2 =R1 ÞVBIAS

The ranges for R1 and R2 are the same as in the noninverting circuit shown in Figure 19.26.

ð19:27Þ

This circuit has a minor pitfall in single-supply circuits. In single-supply applications, this circuit is easy to misuse. The problem is rooted in the selection of the voltage at VBIAS. You need to select a value for VBIAS so that the output of the amplifier always remains between the supplies. For example, let R2 equal 10 kO, R1 equal 1 kO, VBIAS equal 0V, and the voltage at the input resistor, R1, equal to 100 mV, the output voltage would be –1V. This would violate the output swing range of the operational amplifier. In reality, the output of the amplifier would try to go as near to ground as possible.

www.newnespress.com

609

Op-Amps R1

R2

VIN

VDD *



VOUT VBIAS

+

VOUT = −

R2 R1

VIN +

1+

R2 R1

VBIAS

* Bypass capacitor, 1 µF or 0.1 µF

FIGURE 19.27: This is an operational amplifier configured in an inverting gain circuit. Single-supply environments usually require VBIAS to ensure the output stays above ground.

The inclusion of a positive DC voltage at VBIAS in this circuit solves this problem. In the previous example, a voltage of 225 mV applied to VBIAS would level shift the output signal up 2.475V. This would make the output signal equal (2.475V 1V) or 1.475V at the output of the amplifier. Typically, you want to make the target average output voltage of the amplifier equal to VDD/2. 19.4.2.3 The Difference Amplifier The difference amplifier combines the noninverting amplifier and inverting amplifier circuits of Figure 19.26 and Figure 19.27 into a signal block that subtracts two signals. Figure 19.28 illustrates an example of the difference amplifier circuit. Figure 19.28 illustrates a straightforward implementation of this function. A difference amplifier or op-amp subtractor uses this arrangement of resistors around an amplifier. The DC transfer function of this circuit is equal to: VOUT ¼ VINþ R4 ðR1 þ R2 Þ=ðR1  ðR3 þ R4 ÞÞ VSHIFT R3 ðR1 þ R2 Þ=ððR3 þ R4 ÞR1 Þ

VIN  ðR2 =R1 Þþ

ð19:28Þ

www.newnespress.com

610

Chapter 19 R2

R1



VIN−

VOUT R3

+

VIN+ R4

VSHIFT

FIGURE 19.28: This is an operational amplifier circuit configured in a difference amplifier circuit. A difference amplifier implements the subtraction and gain function in one stage. If R1 /R2 is equal to R3 /R4, the closed loop system gain of this circuit equals: VOUT ¼ ðVINþ

VIN ÞðR2 =R1 Þ þ VSHIFT

ð19:29Þ

This circuit configuration will reliably take the difference of two signals as long as the signal-source impedances are low. If the signal source impedances are high with respect to R1, there will be a signal loss due to the voltage divider action between the source and the input resistors to the difference amplifier. Additionally, errors can occur if the two signal source impedances are mismatched. With this circuit, it is possible to have gains equal to or higher than one. The fact that R1 /R2 is equal to R3 /R4 simplifies the mathematics in this system considerably. Since the gain of both signals is equal, the difference amplifier conveniently subtracts the common-mode voltage of the two signals from the system. It is also easy to implement gain by setting the two resistor ratios to be equal or greater than one. One limitation of this circuit is the lack of flexibility with gain adjustments. If you change the gain dynamically in the application, you must adjust two resistors. In a single-supply environment, a voltage reference centers the output signal between ground and the power supply. Figure 19.28 shows this voltage, “VSHIFT.” The purpose

www.newnespress.com

Op-Amps

611

R2

Precision Voltage Reference

VDD

VSHIFT

OR

VIN−

R1

VIN+

R3

− +

VOUT

VDD VSHIFT R4A R4B R4 = R4A || R4B

A

B

FIGURE 19.29: A precision voltage reference, (a) or a less expensive solution of replacing R4 of the voltage divider between the supply, (b) provides the voltage, VSHIFT, of this difference amplifier.

of this reference voltage is to simply shift the output signal into the linear region of the amplifier. A precision, voltage-reference, or a resistive network implements the VSHIFT circuit function as shown in Figure 19.29. 19.4.2.4 Summing Amplifier You can use summing amplifiers to combine multiple signals by addition or subtraction. Since the difference amplifier can only process two signals, it is a subset of the summing amplifier. The transfer function of this circuit as shown in Figure 19.30 is: VOUT ¼ ðV1 þ V2

V3

V4 ÞðR2 =R1 Þ

ð19:30Þ

You can use any number of inputs on either the inverting or noninverting input sides as long as there are an equal number of both with equivalent resistors. All of the inputs to this circuit should be connected to a signal source or (if unused) to the ground.

www.newnespress.com

612

Chapter 19 R1

R2

V3 V4

VDD R1 R1



*

V1

VOUT +

V2 R1

R2

⎛ R2 ⎞ VOUT = (V1 + V2 – V3 – V4) ⎟ ⎟ ⎜ R ⎟ ⎝ 1 ⎠ * Bypass capacitor, 1 µF or 0.1 µF

FIGURE 19.30: Operational amplifier configured in a summing amplifier circuit.

19.4.2.5 Current-to-Voltage Conversion If you use a photodetector, feedback resistor and an operational amplifier in your circuit you can sense light. This type of circuit converts the output current of a photodetector into a voltage. The single resistor and an optional capacitor are in the feedback-loop of the amplifier as shown in Figure 19.31. In the circuits shown in Figure 19.31, light impinging on the photodetector generates a current. This current flows in the reverse bias direction of the diode. If a CMOS op-amp is used (with low input bias current), the current from the detector (ID1) primarily goes through the feedback resistor, R2. Additionally, the op-amp input bias current error is low because it is CMOS (typically DAC. BIT 6 IS SET, MAKING DAC OUTPUT 3.75V. COMPARATOR OUTPUT LOW, SO BIT 6 IS RESET AND BIT 5 IS SET. PROCESS CONTINUES UNTIL ALL 8 BITS HAVE BEEN PROCESSED.

FIGURE 20.3: ADC types

625

www.newnespress.com

FLASH ADC

Analog-to-Digital Converters

COMPARATOR OUTPUT

626

Chapter 20

the counter. Tracking ADCs are not commonly available; in looking at the parts available from Analog Devices, Maxim, and Burr-Brown (all three are manufacturers of ADC components), not one tracking ADC is shown. This only makes sense: a successive approximation ADC with the same number of bits is faster. However, there is one case where a tracking ADC can be useful; if the input signal changes slowly with respect to the sampling clock, a tracking ADC may produce an output in fewer clocks than a successive approximation ADC. However, since there are no commercial tracking ADCs available, a tracking ADC would have to be built from discrete hardware.

20.2.2

Flash ADC

The Flash ADC is the fastest type available. A Flash ADC has one comparator per voltage step. A 4-bit ADC will have 16 comparators, an 8-bit ADC will have 256 comparators. One input of all the comparators is connected to the input to be measured. The other input of each comparator is connected to one point in a string of resistors. As you move up the resistor string, each comparator trips at a higher voltage. All of the comparator outputs connect to a block of logic that determines the output based on which comparators are low and which are high. The conversion speed of the Flash ADC is the sum of the comparator delays and the logic delay (the logic delay is usually negligible). Flash ADCs are very fast, but take enormous amounts of IC real estate to implement. Because of the number of comparators required, they tend to be power hogs, drawing significant current. A 10-bit Flash ADC IC may use half an amp.

20.2.3

Successive Approximation Converter

The successive approximation converter is similar to the tracking ADC in that a DAC/ counter drives one side of a comparator and the input drives the other. The difference is that the successive approximation register performs a binary search instead of just counting up or down by one. As shown in Figure 20.3, say we start with an input of 3V, using a 5V reference. The successive approximation register would perform the conversion as follows: Set MSB of SAR, DAC voltage ¼ 2.5 V Comparator output high, so leave MSB set Result ¼ 1000 0000

www.newnespress.com

Analog-to-Digital Converters

627

Set bit 6 of SAR, DAC voltage ¼ 3.75V (2.5 þ 1.25) Comparator output low, reset bit 6 Result ¼ 1000 0000 Set bit 5 of SAR, DAC voltage ¼ 3.125V (2.5 þ 0.625) Comparator output low, reset bit 5 Result ¼ 1000 0000 Set bit 4 of SAR, DAC voltage ¼ 2.8125V (2.5 þ 0.3125) Comparator output high, leave bit 4 set Result ¼ 1001 0000 Set bit 3 of SAR, DAC voltage ¼ 2.968V (2.8125 þ 0.15625) Comparator output high, leave bit 3 set Result ¼ 1001 1000 Set bit 2 of SAR, DAC voltage ¼ 3.04V (2.968 þ 0.078125) Comparator output low, reset bit 2 Result ¼ 1001 1000 Set bit 1 of SAR, DAC voltage ¼ 3.007V (2.8125 þ 0.039) Comparator output low, reset bit 1 Result ¼ 1001 1000 Set bit 0 of SAR, DAC voltage ¼ 2.988V (2.8125 þ 0.0195) Comparator output high, leave bit 0 set Final result ¼ 1001 1001

Using the 0-to-5V, 8-bit DAC, this corresponds to: 2:5 þ 0:3125 þ 0:15625 þ 0:0195 or 2:988 volts This is not exactly 3V, but it is as close as we can get with an 8-bit converter and a 5V reference.

www.newnespress.com

628

Chapter 20

An 8-bit successive approximation ADC can do a conversion in 8 clocks, regardless of the input voltage. More logic is required than for the tracking ADC, but the conversion speed is consistent and usually faster.

20.2.4

Dual-Slope (Integrating) ADC

A dual-slope converter (Figure 20.4) uses an integrator followed by a comparator, followed by counting logic. The integrator input is first switched to the input signal, and the integrator output charges toward the input voltage. After a specified number of clock cycles, the integrator input is switched to a reference voltage (VREF1 in Figure 20.4) and the integrator charges down toward this value. When the switch occurs to VREF1, a counter is started, and it counts using the same clock that determined the original integration time. When the integrator output falls past a second reference voltage (VREF2 in Figure 20.4), the comparator output goes high, the counter stops, and the count represents the analog input voltage. Higher input voltages will allow the integrator to charge to a higher voltage during the input time,

INTEGRATOR INPUT

COUNT AND CONTROL LOGIC

VREF1 VREF2

SWITCH COUNTER

INPUT ZERO

VREF1 COUNTING

VREF2 INTEGRATION TIME

FIGURE 20.4: Dual-slope ADC

www.newnespress.com

OUTPUT

Analog-to-Digital Converters

629

taking longer to charge down to VREF2, and resulting in a higher count at the output. Lower input voltages result in a lower integrator output and a smaller count. A simpler integrating converter, the single-slope, runs the counter while charging up and stops counting when a reference voltage is reached (instead of charging for a specific time). However, the single-slope converter is affected by clock accuracy. The dual-slope design eliminates clock accuracy problems because the same clock is used for charging and incrementing the counter. Note that clock jitter or drift within a single conversion will affect accuracy. The dual-slope converter takes a relatively long time to perform a conversion, but the inherent filtering action of the integrator eliminates noise.

20.2.4 Sigma-Delta Before describing the sigma-delta converter, we need to look at how oversampling works, because it is key to understanding the sigma-delta architecture. Figure 20.5 shows a noisy 3V signal, with 0.2V peak-to-peak of noise. As shown in the figure, we can sample this signal at regular intervals. Four samples are shown in the figure; by averaging these we can filter out the noise: ð3:05V þ 3:1V þ 2:9V þ 2:95VÞ=4 ¼ 3V 3V SIGNAL WITH .2V P-P RANDOM NOISE 3V

3.05V 3.1V 2.9V 2.95V 2V

1V

FIGURE 20.5: Oversampling

www.newnespress.com

630

Chapter 20

Obviously this example is a little contrived, but it illustrates the point. If our system can sample the signal four times faster than data is actually needed, we can average four samples. If we can sample ten times faster, we can average ten samples for an even better result. The more samples we can average, the closer we get to the actual input value. The catch, of course, is that we have to run the ADC faster than we actually need the data, and must have software to do the averaging. Figure 20.6 shows how a sigma-delta converter works. The input signal passes through one side of a differential amp, through a low-pass filter (integrator), and on to a comparator. The output of the comparator drives a digital filter and a 1-bit DAC. The DAC output can switch between þV andV. In the example shown in Figure 20.6, the þV is 0.5V, and the –V is –0.5V. The output of the DAC drives the other side of the differential amp, so the output of the differential amp is the difference between the input voltage and the DAC output. In the example shown, the input is 0.3V, so the output of the differential amp is either 0.8V (when the DAC output is –0.5V) or –0.2V (when the DAC output is 0.5V). The output of the low-pass filter drives one side of the comparator, and the other side of the comparator is grounded. So any time the filter output is above ground, the comparator output will be high, and any time the filter output is below ground, the comparator output will be low. The thing to remember is that the circuit tries to keep the filter output at 0V. As shown in Figure 20.6, the duty cycle of the DAC output represents the input level; with an input of 0.3V (80% of the –0.5 to 0.5V range), the DAC output has a duty cycle of 80%. The digital filter converts this signal to a binary digital value. The input range of the sigma-delta converter is the plus-and-minus DAC voltage. The example in Figure 20.6 uses 0.5 and –0.5V for the DAC, so the input range is –0.5V to 0.5V, or 1V total. For 1V DAC outputs, the range would be 1V, or 2V total. The primary advantage of the sigma-delta converter is high resolution. Because the duty cycle feedback can be adjusted with a resolution of one clock, the resolution is limited only by the clock rate. Faster clock equals higher resolution. All of the other types of ADCs use some type of resistor ladder or string. In the Flash ADC the resistor string provides a reference for each comparator. On the tracking and successive approximation ADCs, the ladder is part of the DAC in the feedback path. The problem with the resistor ladder is that the accuracy of the resistors directly affects the accuracy of the conversion result. Although modern ADCs use very precise,

www.newnespress.com

Analog-to-Digital Converters

631

CLOCK DIFFERENCE AMP COMPARATOR INPUT

LOW-PASS FILTER

DIGITAL FILTER

8

OUTPUT

1-BIT DAC +V

–V SIGMA-DELTA ADC 1 .9 .8 .7 .6

20%

.5 .4

80%

.3 .2 FULL SCALE RANGE, −.5 TO +.5V

.1

INPUT LEVEL, .3V

0 −.1 −.2 −.3 −.4 −.5 −.6

FIGURE 20.6: Sigma-delta ADC laser-trimmed resistor networks (or sometimes capacitor networks), there are still some inaccuracies in the resistor ladders. The sigma-delta converter does not have a resistor ladder; the DAC in the feedback path is a single-bit DAC, with the output swinging between the two reference endpoints. This provides a more accurate result.

www.newnespress.com

632

Chapter 20

The primary disadvantage of the sigma-delta converter is speed. Because the converter works by oversampling the input, the conversion takes many clocks. For a given clock rate, the sigma-delta converter is slower than other converter types. Or, to put it another way, for a given conversion rate, the sigma-delta converter requires a faster clock. Another disadvantage of the sigma-delta converter is the complexity of the digital filter that converts the duty cycle information to a digital output word. Single-IC sigma-delta converters have become more commonly available with the ability to add a digital filter or DSP to the IC die.

20.2.6

Half-Flash

Figure 20.7 shows a block diagram of a half-Flash converter. This example implements an 8-bit ADC with 32 comparators instead of 256. The half-Flash converter has a 4-bit (16 comparators) Flash converter to generate the MSB of the result. The output of this Flash converter then drives a 4-bit DAC to generate the voltage represented by the 4-bit result. The output of the DAC is subtracted from the input signal, leaving a remainder that is converted by another 4-bit Flash to produce the LS 4 bits of the result. If the converter shown in Figure 20.7 were a 0–5V converter converting a 3.1V input, then the conversion would look like this: Upper Flash converter output ¼ 9 DAC output ¼ 2.8125V(9  16  19.53 mv) 4-BIT (16 COMPARATOR) FLASH ADC

INPUT

/

4

MSB OF RESULT (4 BITS)

SUBTRACTER –

+

4-BIT DAC

/

4

RESULT 4-BIT (16 COMPARATOR) FLASH ADC

/

4

FIGURE 20.7: Half-Flash converter

www.newnespress.com

LSB OF RESULT (4 BITS)

Analog-to-Digital Converters

633

Subtracter output ¼ 3.1V – 2.8125V ¼ 0.2875V Lower Flash converter output ¼ E (hex) Final result ¼ 9E (hex), 158 (decimal) Half-Flash converters can also use three stages instead of two; a 12-bit converter might have three stages of 4 bits each. The result of the MS 4 bits would be subtracted from the input voltage and applied to the middle 4-bit state. The result of the middle stage would be subtracted from its input and applied to the least significant 4-bit stage. A half-Flash converter is slower than an equivalent Flash converter, but uses fewer comparators, so it draws less current.

20.3 ADC Comparison Figure 20.8 shows the range of resolutions available for integrating, sigma-delta, successive approximation, and Flash converters. The maximum conversion speed for each type also is shown. As you can see, the speed of available sigma-delta ADCs reaches into the range of the SAR ADCs, but is not as fast as even the slowest Flash ADCs. What these charts do not show is trade-offs between speed and accuracy. INTEGRATING SIGMA-DELTA SUCCESSIVE APPROXIMATION FLASH 16 8 BITS OF RESOLUTION

24

INTEGRATING SIGMA-DELTA SUCCESSIVE APPROXIMATION FLASH 10

100 1K 10K 100K 1M 10M 100M MAX CONVERSION SPEED, HZ (LOG SCALE)

FIGURE 20.8: ADC comparison

www.newnespress.com

634

Chapter 20

For instance, although you can get SAR ADCs that range from 8 to 16 bits, you won’t find the 16-bit version to be the fastest in a given family of parts. The fastest Flash ADC won’t be the 12-bit part, it will be a 6-or 8-bit part. These charts are snapshots of the current state of the technology. As CMOS processes have improved, SAR conversion times have moved from tens of microseconds to microseconds to tens of nanoseconds. Not all technology improvements affect all types of converters; CMOS process improvements speed up all families of converters, but the ability to put increasingly sophisticated DSP functionality on the ADC chip doesn’t improve SAR converters. It does improve sigma-delta types.

20.4 Sample and Hold ADC operation is straightforward when a DC signal is being converted. What happens when the signal is changing? Figure 20.9 shows a successive-approximation ADC attempting to convert a changing input. When the ADC starts the conversion, the input voltage is 2.3V. This should result in an output code of 117 (decimal) or 75 (hex). The SAR register sets the MSB, making the internal DAC voltage 2.5V. Because the signal is below 2.5V, the SAR resets bit 7 and sets bit 6 on the next clock. The ADC “chases” the input signal, ending up with a final result of 12710(7F16). The actual voltage at the end of the conversion is 2.8V, corresponding to a code of 14310(8F16). The final code out of the ADC (127d) corresponds to a voltage of 2.48V. This is neither the starting voltage (2.3V) nor the ending voltage (2.8V). This example used a relatively

5V

4V

VOLTAGE AT END OF CONVERSION = 2.8V, CODE 143D (8FH)

3V INPUT SIGNAL VOLTAGE AT START OF 2V CONVERSION = 2.3V (CODE = 117D, 75H) 1V

2.5 1.25 1.875 2.1875 2.34375 2.4218V 2.4609V 2.4804V DAC VOLTAGE 1000 0000 0100 0000 0110 0000 0111 0000 0111 1000 0111 1100 0111 1110 0111 1111 SAR REGISTER

CLOCK INTERVALS

FIGURE 20.9: ADC inaccuracy caused by a changing input

www.newnespress.com

Analog-to-Digital Converters

635

fast input to show the effect; a slowly changing input has the same effect, but the error will be smaller. One way to reduce these errors is to place a low-pass filter ahead of the ADC. The filter parameters are selected to ensure that the ADC input does not change appreciably within a conversion cycle. Another way to handle changing inputs is to add a sample-and-hold (S/H) circuit ahead of the ADC. Figure 20.10 shows how a sample-and-hold circuit works. The S/H circuit has an analog (solid state) switch with a control input. When the switch is closed, the input signal is connected to the hold capacitor and the output of the buffer follows the input. When the switch is open, the input is disconnected from the capacitor. Figure 20.10 shows the waveform for S/H operation. A slowly rising signal is connected to the S/H input. While the control signal is low (sample), the output follows the input. When the control signal goes high (hold), disconnecting the hold capacitor from the input, the output stays at the value the input had when the S/H switched to hold mode. When the switch closes again, the capacitor charges quickly and the output again follows the input. Typically, the S/H will be switched to hold mode just before the ADC conversion starts, and switched back to sample mode after the conversion is complete. In a perfect world, the hold capacitor would have no leakage and the buffer amplifier would have infinite input impedance, so the output would remain stable forever. In the BUFFER INPUT SIGNAL SAMPLE/HOLD CONTROL

TO ADC HOLD CAPACITOR

INPUT SIGNAL

OUTPUT VOLTAGE

SAMPLE/HOLD CONTROL (0 = SAMPLE, 1 = HOLD)

FIGURE 20.10: Sample-and-hold circuit

www.newnespress.com

636

Chapter 20

real world, the hold capacitor will leak and the buffer amplifier input impedance is finite, so the output level will slowly drift down toward ground as the capacitor discharges. The ability of an S/H to maintain the output in hold mode is dependent on the quality of the hold capacitor, the characteristics of the buffer amplifier (primarily input impedance), and the quality of the sample-and-hold switch (real electronic switches have some leakage when open). The amount of drift exhibited by the output when in hold mode is called the droop rate, and is specified in millivolts per second, microvolts per microsecond, or millivolts per microsecond. A real S/H also has finite input impedance, because the electronic switch isn’t perfect. This means that, in sample mode, the hold capacitor is charged through some resistance. This limits the speed with which the S/H can acquire an input. The time that the S/H must remain in sample mode in order to acquire a full-scale input is called the acquisition time, and is specified in nanoseconds or microseconds. Because there is some impedance in series with the hold capacitor when sampling, the effect is the same as a low-pass RC filter. This limits the maximum frequency the S/ H can acquire. This is called the full power bandwidth, specified in kHz or MHz. As mentioned, the electronic switch is imperfect and some of the input signal appears at the output, even in hold mode. This is called feedthrough, and is typically specified in dB. The output offset is the voltage difference between the input and the output. S/H datasheets typically show a hold mode offset and sample mode offset, in millivolts.

20.5 Real Parts Real ADC ICs come with a few real-world limitations and some added features.

20.5.1

Input Levels

The examples so far have concentrated on ADCs with a 0–5V input range. This is a common range for real ADCs, but many of them operate over a wider range of voltages. The Analog Devices AD570 has a 10V input range. The part can be configured so that this 10V range is either 0 to 10V or –5V to þ5V, using one pin. Of course, having a negative input voltage range implies that the ADC will need a negative voltage supply. Other common input voltage ranges are 2.5V and 3V.

www.newnespress.com

Analog-to-Digital Converters

637

With the trend toward lower-powered devices and small consumer equipment, the trend in ADC devices is to lower-voltage, single-supply operation. Traditional single-supply ADCs have operated from þ5V and had an input range between 0V and þ5V. Newer parts often operate at 3.3 or 2.7V, and have an input range somewhere between 0V and the supply.

20.5.2 Internal Reference Many ADCs provide an internal reference voltage. The Analog Devices AD872 is a typical device with an internal 2.5V reference. The internal reference voltage is brought out to a pin and the reference input to the device is also connected to a pin. To use the internal reference, the two pins are connected together. To use your own external reference, connect it to the reference input instead of the internal reference.

20.5.3 Reference Bypassing Although the reference input is usually high impedance with low DC current requirements, many ADCs will draw current from the reference briefly while a conversion is in process. This is especially true of successive approximation ADCs, which draw a momentary spike of current each time the analog switch network is changed. Consequently, most ADCs require that the reference input be bypassed with a capacitor of 0.1 mf or so.

20.5.4 Internal S/H Many ADCs, such as the Maxim MAX191, include an internal S/H. An ADC with an internal S/H may have a separate pin that controls whether the S/H is in sample or hold mode, or the switch to hold mode may occur automatically when a conversion is started.

20.6 Microprocessor Interfacing 20.6.1 Output Coding The examples used so far have been based on binary codes, where each bit in the result represents a voltage value and the sum of these voltages in the output word is the analog input voltage value. Some ADCs produce 2’s complement outputs, where a negative voltage is represented by a negative 2’s complement value. A few ADCs output values in BCD. Obviously this requires more bits for a given range; a 12-bit binary output can represent values from 0 to 4095, but a 12-bit BCD output can only represent values from 0 to 999.

www.newnespress.com

638

20.6.2

Chapter 20

Parallel Interfaces

ADCs come in a variety of interfaces, intended to operate with multiple processors. Some parts include more than one type of interface to make them compatible with as many processor families as possible. The Maxim MAX151 is a typical 10-bit ADC with an 8-bit “universal” parallel interface. As shown in Figure 20.11, the processor interface on the MAX151 has 8 data bits, a chip select (–CS), a read strobe (–RD), and a –BUSY output. The MAX151 includes an internal S/H. On the falling edge of –RD and –CS, the S/H is placed into hold mode and a conversion is started. If –CS and –RD do not go low at the same time, the last falling edge starts a conversion. In most systems, –CS is connected to an address decode and will go low before –RD. As soon as the conversion starts, the ADC drives –BUSY low (active). –BUSY remains low until the conversion is complete. In the first mode of operation, which Maxim calls Slow Memory Mode, the processor waits, holding –RD and –CS low, until the conversion is complete. In such a system, the –BUSY signal would typically be connected to the processor –RDY or –WAIT signal. This holds the processor in a wait state until the conversion is complete. The maximum conversion time for the MAX151 is 2.5 ms. The second mode of operation is called ROM mode. In this mode the processor performs a read cycle, which places the S/H in hold mode and starts a conversion. During this read, the processor reads the results of the previous conversion. The –BUSY signal is not used to extend the read cycle. Instead, –BUSY is connected to an interrupt, or is polled by the processor to indicate when the conversion is complete. When –BUSY goes high, the processor does another read to get the result and start another conversion. Although the data sheets refer to two different modes of operation, the ADC works the same way in both cases:  Falling edge of –RD and –CS starts a conversion.  Current result is available on bus after read access time has elapsed.  As long as –RD and –CS stay low, current result remains available on bus.  When conversion completes, new conversion data is latched and available to the processor; if –RD and –CS are still low, this data replaces result of previous conversion on bus.

www.newnespress.com

Analog-to-Digital Converters -RD

-RD

ADDRESS DECODING LOGIC

-CS MAX151 DATA BUS DB0-DB9

639

ADDRESS BUS

DATA BUS (10 BITS)

MICROPROCESSOR

-BUSY

SLOW MEMORY MODE

ACCESS TIME

-CS -RD -BUSY N-1

DATA CONVERSION N STARTS ON FALLING EDGE OF -RD

N

ADC INDICATES CONVERSION COMPLETE BY TAKING -BUSY HIGH

NEW DATA IS AVAILABLE SOME TIME AFTER -BUSY GOES HIGH.

ROM MODE -CS -RD -BUSY DATA

N-1 CONVERSION N STARTS ON FALLING EDGE OF -RD

N

ADC INDICATES CONVERSION COMPLETE BY TAKING -BUSY HIGH

PROCESSOR PERFORMS ANOTHER BUS CYCLE TO READ DATA AND START NEXT CONVERSION

FIGURE 20.11: Maxim MAX151 interface

www.newnespress.com

640

Chapter 20

The MAX151 is designed to interface to most microprocessors. Actually interfacing to a specific processor requires analysis of the MAX151 timing and how it relates to the microprocessor timing.

20.6.3

Data Access Time

The MAX151 specifies a maximum access time of 180 ns over the full temperature range (see Figure 20.12). This means that the result of a conversion will be available on the bus no more than 180 ns after the falling edge of –RD (assuming –CS is already low when –RD goes low). The processor will need the data to be stable some time before the rising edge of –RD. If there is a data bus buffer between the MAX151 and the processor, the propagation delay through the buffer must be included. This means that the processor bus cycle (the time that –RD is low) must be at least as long as the access time of the MAX151, plus the processor data setup time, plus any bus buffer delays.

20.6.4

–BUSY Output

The –BUSY output of the MAX151 goes low a maximum of 200 ns after the falling edge of –RD. This is too long for the signal to directly drive most microprocessors if you want to use the slow memory mode. Most microprocessors require that the RDY or –WAIT signal be driven low earlier than this in the bus cycle. Some require the wait request signal to be low one clock after –RD goes low. The only solution to this problem is to artificially insert wait states to the bus cycle until the –BUSY signal goes low. Some microprocessors, such as the 80188 family, have internal wait-state generators that can add wait states to a bus cycle. The 80188 wait-state generator can be programmed to add 0, 1, 2, or 3 wait states. As shown in Figure 20.12, in Slow Memory mode the –BUSY signal goes high just before the new conversion result is available; according to the data sheet, this time is a maximum of 50 ns. For some processors, this means that the wait request must be held active for an additional clock cycle after –BUSY goes high to ensure that the correct data is read at the end of the bus cycle.

20.6.5

Bus Relinquish

The MAX151 has a maximum bus relinquish time of 100 ns. This means that the MAX151 can drive the data bus up to 100 ns after the –RD signal goes high. If the

www.newnespress.com

Analog-to-Digital Converters BUS RELINQUISH TIME

ACCESS TIME

-CS

641

-RD -BUSY DATA

RESULT CPU REQUIRES STABLE DATA SOME TIME BEFORE RISING EDGE OF -RD (SETUP TIME)

ADDING A BUFFER TO REDUCE BUS RELINQUISH TIME TO OTHER PERIPHERALS MICROPROCESSOR MAX151 DATA BUS

IN

OUT

DATA BUS

ENABLE

-RD

-CS

-CS

-RD

OUTPUTS

-CS -RD -BUFFER ENABLE MAX151 DATA CPU DATA

FIGURE 20.12: MAX151 data access and bus relinquish timing

www.newnespress.com

642

Chapter 20

processor tries to start another cycle immediately after reading the MAX151 result, this may result in bus contention. A typical example would be the 80186 processor, which multiplexes the data bus with the address bus; at the start of a bus cycle the data bus is not tristated, but the processor drives the address onto the data bus. If the MAX151 is still driving the bus, this can result in an incorrect bus address being latched. The solution to this problem is to add a data bus buffer between the MAX151 and the processor. The buffer inputs are connected to the MAX151 data bus outputs, and the buffer outputs are connected to the processor data bus. The buffer is turned on when –RD and –CS are both low, and turned off when either goes high. Although the MAX151 will continue to drive the buffer inputs, the outputs will be tristated and so will not conflict with the processor data bus. A buffer may also be required if you are interfacing to a microprocessor that does not multiplex the data lines but does have a very high clock rate. In this case, the processor may start the next cycle before the MAX151 has relinquished the bus. A typical example would be a fast 80960-family processor, which we will look at later in the chapter.

20.6.6

Coupling

The MAX151 has an additional specification, not found on some ADCs, that involves coupling of the bus control signals into the ADC. Because modern ADCs are built as monolithic ICs, the analog and digital portions share some internal components such as the power supply pins and the substrate on which the IC die is constructed. It is sometimes difficult to keep the noise generated by the microprocessor data bus and control signals from coupling into the ADC and affecting the result of a conversion. To minimize the effect of coupling, the MAX151 has a specification that the –RD signal be no more than 300 ns wide when using ROM mode. This prevents the rising edge of –RD from affecting the conversion.

20.6.7

Delay between Conversions

When the MAX151 S/H is in sampling mode the hold capacitor is connected to the input. This capacitance is about 150 pF. When a conversion starts, this capa-citor is disconnected from the input. When a conversion ends, the capacitor is again connected to the input, and it must charge up to the value of the input pin before another conversion can start. In addition, there is an internal 150 ohm resistor in series with the input capacitor. Consequently, the MAX151 specifies a delay between conversions of at least 500 ns if the source impedance driving the input is less than 50O. If the source

www.newnespress.com

Analog-to-Digital Converters

643

impedance is more than 1 KO, the delay must be at least 1.5 ms. This delay is the time from the rising edge of –BUSY to the falling edge of –RD.

20.6.8 LSB Errors In theory, of course, an infinite amount of time is required for the capacitor to charge up, because the charging curve is exponential and the capacitor never reaches the input voltage. In practice, the capacitor does stop charging. More important, the capacitor only has to charge to within 1 bit (called 1 LSB) of the input voltage; for a 10V converter with a 4V input range, this is 8 V/1024, or 7.8 mV. To simplify the concept, errors that fall within one bit of resolution have no effect on conversion accuracy. The other side of that coin is that the accumulation of errors (op-amp offsets, gain errors, etc.) cannot exceed one bit of resolution or they will affect the result.

20.7 Clocked Interfaces Interfacing the MAX151 to a clocked bus, such as that implemented on the Intel 80960 family, is shown in Figure 20.13. Processors such as the 960 use a clocksynchronized bus without a –RD strobe. Data is latched by the processor on a clock edge, rather than on the rising edge of a control signal such as –RD. These buses are often implemented on very fast processors and are usually capable of high-speed burst operation.

CPU CAPTURES DATA ON RISING EDGE OF CLOCK

CLOCK -AS ADDRESS, STATUS SIGNALS CPU DATA BUS MAX151 ACCESS MAX151 DATA BUS NORMAL BUS CYCLE

BUS CYCLE EXTENDED WITH WAIT STATES TO ACCOMODATE MAX151 TIMING

WITHOUT A BUFFER, MAX151 BUS RELINQUISH TIME WILL INTERFERE WITH NEXT CPU CYCLE

FIGURE 20.13: Interfacing to a clocked microprocessor bus

www.newnespress.com

644

Chapter 20

Shown in Figure 20.13 is a normal bus cycle without wait states. This bus cycle would be accessing a memory or peripheral able to operate at the full bus speed. The address and status information is provided on one clock, and the CPU reads the data on the next clock. Following this cycle is an access to the MAX151. As can be seen, the MAX151 is much slower than the CPU, so the bus cycle must be extended with wait states (either internally or externally generated). This diagram is an example; the actual number of wait states that must be added depends on the processor clock rate. The bus relinquish time of the MAX151 will interfere with the next CPU cycle, so a buffer is necessary. Finally, because the CPU does not generate a –RD signal, one must be synthesized by the logic that decodes the address bus and generates timing signals to memory and peripherals. The normal method of interfacing an ADC like this to a fast processor is to use the ROM mode. Slow Memory mode holds the CPU in a wait state for a long time—the 2.5 ms conversion time of the MAX151 would be 82 clocks on a 33-MHz 80960. This is time that could be spent executing code.

20.8 Serial Interfaces Many ADCs use a serial interface to connect to the microprocessor. This has the advantage of providing a processor-independent interface that does not affect processor wait states, bus hold times, or clock rates. The primary disadvantage is speed, because the data must be transferred one bit at a time.

20.8.1

SPI/Microwire

SPI is a serial interface that uses a clock, chip select, data in, and data out bits. Data is read from a serial ADC a bit at a time (Figure 20.14). Each device on the SPI bus requires a separate –CS signal. The Maxim MAX1242 is a typical SPI ADC. The MAX1242 is a 10-bit successive approximation ADC with an internal S/H, in an 8-pin package. Figure 20.15 shows the SPI/MICROWIRE TIMING SCK DATA -CS

FIGURE 20.14: SPI bus

www.newnespress.com

-CS

CLK DATA

D9

D8

D7

D6

D5

D4

D3

D2

D1

D0

S1

S0

MAX1242 DRIVES DOUT HIGH WHEN CONVERSION IS COMPLETE

CONVERSION STARTS WITH FALLING EDGE OF -CS

MAX1242 1 SCLK Vdd 2 IN -CS 3 -SHDN DOUT 4 REF GND

MICROCONTROLLER 8 7 6

SCK PORT BIT SDI INTR

THIS CONNECTION PROVIDES AN INTERRUPT WHEN CONVERSION IS COMPLETE

FIGURE 20.15: Maxim MAX1242 interface

645

www.newnespress.com

SCLK -CS DOUT

Analog-to-Digital Converters

MAX1242

8 7 6 5

646

Chapter 20

MAX1242 interface timing. The falling edge of –CS starts a conversion, which takes a maximum of 7.5 ms. When –CS goes low, the MAX1242 drives its data output pin low. After the conversion is complete, the MAX1242 drives the data output pin high. The processor can then read the data a bit at a time by toggling the clock line and monitoring the MAX1242 data output pin. After the 10 bits are read, the MAX1242 provides two sub-bits, S1 and S0. If further clock transitions occur after the 13 clocks, the MAX1242 outputs zeros. Figure 20.15 shows how a MAX1242 would be connected to a microcontroller with an on-chip SPI/Microwire interface. The SCLK signal goes to the SPI SCLK signal on the microcontroller, and the MAX1242 DOUT signal connects to the SPI data input pin on the microcontroller. One of the microcontroller port bits generates the –CS signal to the MAX1242. Note that the –CS signal starts the conversion and must remain low until the conversion is complete. This means that the SPI bus is unavailable for communicating with other peripherals until the conversion is finished and the result has been read. If there are interrupt service routines that communicate with SPI devices in the system, they must be disabled during the conversion. To avoid this problem, the MAX1242 could communicate with the microcontroller over a dedicated SPI bus. This would use three more pins on the microcontroller. Since most microcontrollers that have on-chip SPI have only one, the second port would have to be implemented in software. Finally, it is possible to generate an interrupt to the microcontroller when the ADC conversion is complete. An extra connection is shown in Figure 20.15, from the MAX1242 DOUT pin to an interrupt on the microcontroller. When –CS is low and the conversion is completed, DOUT will go high, interrupting the microcontroller. To use this method, the firmware must disable or otherwise ignore the interrupt except when a conversion is in process. Another ADC with an SPI-compatible interface is the Analog Devices AD7823. Like the MAX1242, the AD7823 uses three pins: SCLK, DOUT, and –CONVST. The AD7823 is an 8-bit successive approximation ADC with internal S/H. A conversion is started on the falling edge of –CONVST, and takes 5.5 ms. The rising edge of –CONVST enables the serial interface. Unlike the MAX1242, the AD7823 does not drive the data pin until the microcontroller reads the result, so the SPI bus can be used to communicate with other devices while the conversion is in process. However, there is no indication to the microprocessor when the conversion is complete—the processor must start the conversion, then wait until the

www.newnespress.com

Analog-to-Digital Converters

647

conversion has had time to complete before reading the result. One way to handle this is with a regular timer interrupt; on each interrupt, the result of the previous conversion is read and a new conversion is started.

20.8.2 I2C Bus The I2C bus uses only two pins: SCL (SCLock) and SDA (SDAta). SCL is generated by the processor to clock data into and out of the peripheral device. SDA is a bidirectional line that serially transmits all data into and out of the peripheral. The SDA signal is open-collector, so several peripherals can share the same two-wire bus. When sending data, the SDA signal is allowed to change only while SCL is in the low state. Transitions on the SDA line while SCL is high are interpreted as start and stop conditions. If SDA goes low while SCL is high, all peripherals on the bus will interpret this as a START condition. SDA going high while SCL is high is a STOP or END condition. Figure 20.16 illustrates a typical data transfer. The processor initiates the START condition and then sends the peripheral address, which is 7 bits long, and tells the devices on the bus which one is to be selected. This is followed by a read/write bit (1 for read, 0 for write). After the read/write bit, the processor programs the I/O pin connected to the SDA bit to be an input and clocks an acknowledge bit in. The selected peripheral will drive the SDA line low to indicate that it has received the address and read/ write information. After the acknowledge bit, the processor sends another address, which is the internal address within the peripheral that the processor wants to access. The length of this field varies with the peripheral. After this is another acknowledge; then the data is sent. For a write operation, the processor clocks out 8 data bits, and for a read operation, the processor treats the SDA pin as an input and clocks in 8 bits. After the data comes another acknowledge. Some peripherals permit multiple bytes to be read or written in one transfer. The processor repeats the data/acknowledge sequence until all the bytes are transferred. The peripheral will increment its internal address after each transfer. One drawback to the I2C bus is speed—the clock rate is limited to about 100 kHz. A newer Fast-mode I2C bus that operates to 400 kbits/sec is also available, and a high-speed mode that goes to 3.4 Mbits/sec is also available. High speed and fast-mode buses both support a 10-bit address field so up to 1024 locations can be addressed.

www.newnespress.com

648 Chapter 20

www.newnespress.com

I2C TIMING

TYPICAL DATA TRANSFER SCL

S

R/W

A

A

START SDA

SCL

7-BIT FIELD TO SELECT WHICH DEVICE WILL BE ACCESSED

END SDA SCL DATA BIT CLOCKING SDA

FIGURE 20.16: I2C timing

ADDRESS FIELD TO SELECT AN INTERNAL ADDRESS WITHIN THE DEVICE. LENGTH DEPENDS ON SPECIFIC DEVICE.

DATA 8 BITS

A

E

Analog-to-Digital Converters

649

High-speed and fast-mode devices are capable of operating in the older system, but older peripherals are not useable in a higher-speed system. The faster interfaces have some limitations, such as the need for active pullups and limits on bus capacitance. Of course, the faster modes of operation require hardware support and are not suitable for a software-controlled implementation. A typical ADC that uses I2C is the Philips PCF8591. This part includes both an ADC and a DAC. Like many I2C devices, the 8591 has three addressing pins: A0, A1, and A2. These can be connected to either “1” or “0” to select which address the device responds to. When the peripheral address is decoded, the PCF8591 will respond to address 1001xxx, where xxx matches the value of the A2, A1, and A0 pins. This allows up to eight PCF8591 devices to share a single I2C bus.

20.8.3 SMBus SMBus is a variation on I2C, defined by Intel in 1995. I2C is primarily defined by hardware and varies somewhat from one device to the next, but SMBus defines the bus as more of a network interface between a processor and its peripherals. The SMBus specification defines things such as powerdown operation of devices (no bus loading) and operating voltage range (3–5V) that all devices must meet. The primary difference between SMBus and I2C is that SMBus defines a standard set of read and write protocols, rather than leaving these specifics up to the IC manufacturers.

20.8.4 Proprietary Serial Interfaces Some ADCs have proprietary interfaces. The Maxim MAX1101 is a typical device. This is an 8-bit ADC that is optimized for interfacing to CCDs. The MAX1101 uses four pins: MODE, LOAD, DATA, and SCLK. The MODE pin determines whether data is being written or read (1 ¼ read, 0 ¼ write). The DATA pin is a bidirectional signal, the SCLK signal clocks data into and out of the device, and the LOAD pin is used after a write to clock the write data into the internal registers. The clocked serial interface of the MAX1101 is similar to SPI, but because there is no chip select signal, multiple devices cannot share the same data/clock bus. Each MAX1101 (or similar device) needs four signals from the processor for the interface. Many proprietary serial interfaces are intended for use with microcontrollers that have on-chip hardware to implement synchronous serial I/O. The 8031 family, for example, has a serial interface that can be configured as either an asynchronous

www.newnespress.com

650

Chapter 20

interface or as a synchronous interface. Many ADCs can connect directly to these types of microprocessors. The problem with any serial interface on an ADC is that it limits conversion speed. In addition, the type of interface limits speed as well. Because every I2C exchange involves at least 20 bits, an I2C device will never be as fast as an equivalent SPI or proprietary device. For this reason, there are many more ADCs available with SPI/Microwire than with I2C interfaces. The required throughput of the serial interface drives the design. If you need a conversion speed of 100,000 8-bit samples per second and you plan to implement an SPI-type interface in software, then your processor will not be able to spend more than 1 / (100; 000  8) or 1.25 mS transferring each bit. This may be impractical if the processor has any other tasks to perform, so you may want to use an ADC with a parallel interface or choose a processor with hardware support for the SPI. The bandwidth of the bus must be considered as well as the throughput of the processor. If there are multiple devices on the SPI bus, then you have to be sure the bus can support the total throughput required of all the devices. Of course, the processor has to keep up with the overall data rate as well.

20.9 Multichannel ADCs Many ADCs are available with multiple channels—anywhere from two to eight. The Analog Devices AD7824 is a typical device, with eight channels. The AD7824 contains a single 8-bit ADC and an 8-channel analog multiplexer. The microprocessor interface to the AD7824 is similar to the Maxim MAX151, but with the addition of three address lines (A0–A2) to select which channel is to be converted. Like the MAX151, the AD7824 may be used in a mode in which the microprocessor starts a conversion and is placed into a wait state until the conversion is complete. The microprocessor can also start a conversion on any channel (by reading data from that channel), then wait for the conversion to complete and perform another read to get the result. The AD7824 also provides an interrupt output that indicates when a conversion is complete.

20.10 Internal Microcontroller ADCs Many microcontrollers contain on-chip ADCs. Typical devices include the Microchip PIC167C7xx family and the Atmel AT90S4434. Most microcontroller ADCs are successive approximation because this gives the best trade-off between speed and IC real estate on the microcontroller die.

www.newnespress.com

Analog-to-Digital Converters

651

The PIC16C7xx microcontrollers contain an 8-bit successive approximation ADC with analog input multiplexers. The microcontrollers in this family have from four to eight channels. Internal registers control which channel is selected, start of conversion, and so on. Once an input is selected, there is a settling time that must elapse to allow the S/H capacitor to charge before the A/D conversion can start. The software must ensure that this delay takes place.

20.10.1 Reference Voltage The Microchip devices allow you to use one input pin as a reference voltage. This is normally tied to some kind of precision reference. The value read from the A/D converter after a conversion is: Digital word ¼ ðVin=Vref Þ  256 The Microchip parts also permit the reference voltage to be internally set to the supply voltage, which permits the reference input pin to be another analog input. In a 5V system, this means that Vref is 5V. So measuring a 3.2V signal would produce the following result: Result ¼

Vin  256 3:2V  256 ¼ ¼ 16310 ¼ A316 Vref 5V

However, the result is dependent on the value of the 5V supply. If the supply voltage is high by 1%, it has a value of 5.05V. Now the value of the A/D conversion will be: 3:2V  256 ¼ 16210 ¼ A216 5:05V So a 1% change in the supply voltage causes the conversion result to change by one count. Typical power supplies can vary by 2 or 3%, so power supply variations can have a significant effect on the results. The power supply output can vary with loading, temperature, AC input variations, and from one supply to the next. This brings up an issue that affects all ADC designs: the accuracy of the reference. The Maxim MAX1242, which we have already looked at, uses an internal reference. The part can convert inputs from 0V to the reference voltage. The reference is nominally

www.newnespress.com

652

Chapter 20

2.5V, but it can vary between 2.47V and 2.53V. Converting a 2V input at the extremes of the reference ranges gives the following result: At Vref ¼ 2:47V; Result ¼

2V  1024 ¼ 82910 2:47

At Vref ¼ 2:53V; Result ¼

2V  1024 ¼ 80910 2:53

(Note: Multiplier is 1024 because the MAX1242 is a 10-bit converter.) So the variation in the reference voltage from part to part can result in an output variation of 20 counts.

20.11 Codecs The term codec has two meanings: it is short for compressor/decompressor, or for coder/decoder. In general, a codec (either type) will have two-way operation; it can turn analog signals into digital and vice versa, or it can convert to and from some compression standard. The National Semiconductor LM4546 is an audio codec intended to implement the sound system in a personal computer. It contains an internal 18-bit ADC and DAC. It also includes much of the audio-processing circuitry needed for 3D PC sound. The LM4546 uses a serial interface to communicate with its host processor. The National TP3054 is a telecom-type codec, and includes ADC, DAC, filtering, and companding circuitry. The TP3054 also has a serial interface.

20.12 Interrupt Rates The MAX151 can perform a conversion every 3.3 ms, or 300,000 conversions per second. Even a 33 MHz processor operating at one instruction per clock cycle can execute only 110 instructions in that time. The interrupt overhead of saving and restoring registers can be a significant portion of those instructions. In some applications, the processor does not need to process every conversion. An example would be a design in which the processor takes four samples, averages them, and then does something with the average. In cases like this, using a processor with DMA capability can reduce the interrupt overhead. The DMA controller is

www.newnespress.com

Analog-to-Digital Converters

653

programmed to read the ADC at regular intervals, based on a timer (the ADC has to be a type that starts a new conversion as soon as the previous result is read). After all the conversions are complete, the DMA controller interrupts the processor. The accumulated ADC data is processed and the DMA controller is programmed to start the sequence over. Processors that include on-chip DMA controllers include the 80186 and the 386EX.

20.13 Dual-Function Pins on Microcontrollers If you work with microcontrollers, you sometimes find that you need more I/O pins than your microcontroller has. This is most often a problem when working with smaller devices, such as the 8-pin Atmel ATtiny parts, or the 20-and 28-pin Atmel AVR and Microchip PIC devices. In some cases, you can make an analog input double as an output or make it handle two inputs. Figure 20.17(A) shows how an analog input can also control two outputs. In this case, the analog input is connected to a 2.5V reference diode. A typical use for this design would be in an application where you are using the 5V supply as the ADC reference, but you want to correct the readings for the actual supply value. A precise 2.5V reference permits you to do this, because you know that the value of the reference should read as 80 (hex) if the power supply is exactly 5V. The pin on the microcontroller is also tied to the inputs of two comparators. A voltage divider sets the noninverting input of comparator A at 3V, and the inverting input of comparator B at 2V. By configuring the pin as an analog input, the reference value can be read. If the pin is then configured as a digital output and set low, the output of comparator A will go low. If the pin is configured as a digital output and set high, the output of comparator B will go low. Of course, this scheme works only if the comparator outputs drive signals that never need to both be low at the same time. The resistor values must be large enough that the microcontroller can source enough current to drive the pin high. This technique will also work for a digital-only I/O pin; instead of a 2.5V reference, a pair of resistors is used to hold the pin at 2.5V when it is configured as an input. Figure 20.17(B) shows how a single analog input can be used to read two switches. When both switches are open, the analog input will read 5V. When switch S1 is closed, the analog input will read 3.9V. When switch S2 is closed, the input will read 3.4V, and when both switches are closed, the input will read 2.9V. Instead of switches, you could also use this technique to read the state of open-collector or open-drain digital signals.

www.newnespress.com

654

Chapter 20 +5V 10K COMPARATOR A 3V LOW WHEN MICROCONTROLLER PIN GOES HIGH MICROCONTROLLER ANALOG INPUT

4.7K COMPARATOR B

10K 2V

LOW WHEN MICROCONTROLLER PIN GOES LOW +5V 1K 10K

2.5V REF

A +5V

2.2K V1

S1 OPEN, S2 OPEN, V1 = 5V S1 CLOSED, S2 OPEN, V1 = 3.9V S1 OPEN, S2 CLOSED, V1 = 3.4V S1 CLOSED, S2 CLOSED, V1 = 2.9V (VOLTAGES APPROXIMATE)

MICROCONTROLLER ANALOG INPUT

S1 8.2K S2 4.7K

B

+5V COMPARATOR +3V

MICROCONTROLLER ANALOG INPUT

THERMISTOR

C

FIGURE 20.17: Dual-function pins

www.newnespress.com

Analog-to-Digital Converters

655

Figure 20.17(C) shows how a thermistor or other variable-resistance sensor can be combined with an output. The microcontroller pin is programmed as an analog input to read the temperature. When the pin is programmed as an output and driven high, the comparator output will go low. To make this work, the operating temperature range must be such that the voltage divider created by the thermistor and the pull-up resistor never brings the analog input above 3V. Like the example shown in 2.17(A), this circuit works best if the output is something that periodically changes state, so the software has a regular opportunity to read the analog input.

20.14 Design Checklist  Be sure ADC bus interface is compatible with microprocessor timing. Pay particular attention to bus setup, hold, and min/max pulse width timings.  If using SPI and an ADC that requires the bus to be inactive during conversion, ensure that the system will work with this limitation or provide a separate SPI bus for the ADC.  If using an ADC that does not indicate when conversion is complete, ensure that software allows conversion to complete before reading result.  Be sure reference accuracy meets requirements of the design.  Bypass reference input as recommended by ADC manufacturer.  Be sure the processor can keep up with the conversion rate.

www.newnespress.com

This page intentionally left blank

CHAPTER 21

Sensors Mike Tooley

Sensors provide us with a means of generating signals that can be used as inputs to electronic circuits. The things that we might want to sense include physical parameters such as temperature, light level, and pressure. Being able to generate an electrical signal that accurately represents these quantities allows us not only to measure and record these values but also to control them. Sensors are, in fact, a subset of a larger family of devices known as transducers so we will consider these before we look at sensors and how we condition the signals that they produce in greater detail. We begin, however, with a brief introduction to the instrumentation and control systems in which sensors, transducers, and signal conditioning circuits are used

21.1 Instrumentation and Control Systems Figure 21.1 shows the arrangement of an instrumentation system. The physical quantity to be measured (e.g., temperature) acts upon a sensor that produces an electrical output signal. This signal is an electrical analog of the physical input but note that there may not be a linear relationship between the physical quantity and its electrical equivalent. Because of this and since the output produced by the sensor may be small or may suffer from the presence of noise (i.e., unwanted signals) further signal conditioning will be required before the signal will be at an acceptable level and in an acceptable form

www.newnespress.com

658

Chapter 21

FIGURE 21.1: Instrumentation and control system

for signal processing, display and recording. Furthermore, because the signal processing may use digital rather than analog signals an additional stage of analog-to-analog conversion may be required. Figure 21.1(B) shows the arrangement of a control system. This uses negative feedback in order to regulate and stabilize the output. It thus becomes possible to set the input or demand (i.e., what we desire the output to be) and leave the system to regulate itself by comparing it with a signal derived from the output (via a sensor and appropriate signal conditioning). A comparator is used to sense the difference in these two signals and where any discrepancy is detected the input to the power amplifier is adjusted accordingly. This signal is referred to as an error signal (it should be zero when the output exactly matches the demand). The input (demand) is often derived from a simple potentiometer connected across a stable DC voltage source while the controlled device can take many forms (e.g., a DC motor, linear actuator, heater, etc.).

www.newnespress.com

Sensors

659

21.2 Transducers Transducers are devices that convert energy in the form of sound, light, heat, etc., into an equivalent electrical signal, or vice versa. Before we go further, let’s consider a couple of examples that you will already be familiar with. A loudspeaker is a transducer that converts low-frequency electric current into audible sounds. A microphone, on the other hand, is a transducer that performs the reverse function, i.e., that of converting sound pressure variations into voltage or current. Loudspeakers and microphones can thus be considered as complementary transducers. Transducers may be used as both inputs to electronic circuits and outputs from them. From the two previous examples, it should be obvious that a loudspeaker is an output transducer designed for use in conjunction with an audio system, whereas a microphone is an input transducer designed for use with a recording or sound reinforcing system. There are many different types of transducer and Tables 21.1 and 21.2 provide some examples of transducers that can be used to input and output three important physical quantities; sound, temperature, and angular position.

Table 21.1: Some examples of input transducers Physical quantity

Input transducer

Notes

Sound (pressure change)

Dynamic microphone (see Figure 21.3)

Diaphragm attached to a coil is suspended in a magnetic field. Movement of the diaphragm causes current to be induced in the coil.

Temperature

Thermocouple (see Figure 21.2)

Small e.m.f. generated at the junction between two dissimilar metals (e.g., copper and constantan). Requires reference junction and compensated cables for accurate measurement

Angular position

Rotary potentiometer

Fine wire resistive element is wound around a circular former. Slider attached to the control shaft makes contact with the resistive element. A stable DC voltage source is connected across the ends of the potentiometer. Voltage appearing at the slider will then be proportional to angular position.

www.newnespress.com

660

Chapter 21

FIGURE 21.2: A selection of thermocouple probes Table 21.2: Some examples of output transducers Physical quantity

Output transducer

Sound (pressure change)

Loudspeaker (see Figure 21.3)

Diaphragm attached to a coil is suspended in a magnetic field. Current in the coil causes movement of the diaphragm which alternately compresses and rarefies the air mass in front of it.

Temperature

Heating element (resistor)

Metallic conductor is wound onto a ceramic or mica former. Current flowing in the conductor produces heat.

Angular position

Rotary potentiometer

Multi-phase motor provides precise rotation in discrete steps of 15 (24 steps per revolution), 7.5 (48 steps per revolution) and 1.8 (200 steps per revolution)

Notes

21.3 Sensors A sensor is a special kind of transducer that is used to generate an input signal to a measurement, instrumentation or control system. The signal produced by a sensor is an electrical analogy of a physical quantity, such as distance, velocity, acceleration, temperature, pressure, light level, etc. The signals returned from a sensor, together with control inputs from the user or controller (as appropriate) will subsequently be used to determine the output from the system. The choice of sensor is governed by a number of factors including accuracy, resolution, cost, and physical size.

www.newnespress.com

Sensors

661

FIGURE 21.3: A selection of audible transducers

FIGURE 21.4: Various switch sensors

Sensors can be categorized as either active or passive. An active sensor generates a current or voltage output. A passive transducer requires a source of current or voltage and it modifies this in some way (e.g., by virtue of a change in the sensor’s resistance). The result may still be a voltage or current but it is not generated by the sensor on its own. Sensors can also be classed as either digital or analog. The output of a digital sensor can exist in only two discrete states, either “on” or “off”, “low” or “high”, “logic 1” or “logic 0”, etc. The output of an analog sensor can take any one of an infinite number of voltage or current levels. It is thus said to be continuously variable. Table 21.3 provides details of some common types of sensor.

www.newnespress.com

662

Chapter 21 Table 21.3: Some examples of output transducers

Physical quantity

Output transducer

Notes

Angular position

Resistive rotary position sensor (see Figure 21.5)

Rotary track potentiometer with linear law produces analog voltage proportional to angular position.

Optical shaft encoder

Encoded disk interposed between optical transmitter and receiver (infrared LED and photodiode or photo-transistor).

Tachogenerator

Small DC generator with linear output characteristic. Analog output voltage proportional to shaft speed.

Toothed rotor tachometer

Magnetic pick-up responds to the movement of a toothed ferrous disk. The pulse repetition frequency of the output is proportional to the angular velocity.

Flow

Rotating vane flow sensor (see Figure 21.9)

Turbine rotor driven by fluid. Turbine interrupts infrared beam. Pulse repetition frequency of output is proportional to flow rate.

Linear position

Resistive linear position sensor

Linear track potentiometer with linear law produces analog voltage proportional to linear position. Limited linear range.

Linear variable differential transformer (LVDT)

Miniature transformer with split secondary windings and moving core attached to a plunger. Requires AC excitation and phasesensitive detector.

Magnetic linear position sensor

Magnetic pick-up responds to movement of a toothed ferrous track. Pulses are counted as the sensor moves along the track.

Photocell

Voltage-generating device. The analog output voltage produced is proportional to light level.

Light dependent resistor (LDR) (see Figure 21.8)

An analog output voltage results from a change of resistance within a cadmium sulphide (CdS) sensing element. Usually connected as part of a potential divider or bridge.

Angular velocity

Light level

(Continued)

www.newnespress.com

663

Sensors Table 21.3: Some examples of output transducers (Cont’d) Physical quantity

Liquid level

Pressure

Proximity

Output transducer

Notes

Photodiode (see Fig, 21.8)

Two-terminal device connected as a current source. An analog output voltage is developed across a series resistor of appropriate value.

Phototransistor (see Figure 21.8)

Three-terminal device connected as a current source. An analog output voltage is developed across a series resistor of appropriate value.

Float switch (see Figure 21.7)

Simple switch element which operates when a particular level is detected.

Capacitive proximity switch

Switching device which operates when a particular level is detected. Ineffective with some liquids.

Diffuse scan proximity switch

Switching device which operates when a particular level is detected. Ineffective with some liquids.

Microswitch pressure sensor (see Figure 21.4)

Microswitch fitted with actuator mechanism and range setting springs. Suitable for highpressure applications.

Differential pressure vacuum switch

Microswitch with actuator driven by a diaphragm. May be used to sense differential pressure. Alternatively, one chamber may be evacuated and the sensed pressure applied to a second input.

Piezo-resistive pressure sensor

Pressure exerted on diaphragm causes changes of resistance in attached piezo-resistive transducers. Transducers are usually arranged in the form of a four active element bridge which produces an analog output voltage.

Reed switch (see Figure 21.4)

Reed switch and permanent magnet actuator. Only effective over short distances.

Inductive proximity switch

Target object modifies magnetic field generated by the sensor. Only suitable for metals (nonferrous metals with reduced sensitivity).

Capacitive proximity switch

Target object modifies electric field generated by the sensor. Suitable for metals, plastics, wood, and some liquids and powders. (Continued)

www.newnespress.com

664

Chapter 21 Table 21.3: Some examples of output transducers (Cont’d)

Physical quantity

Output transducer

Notes

Optical proximity switch (see Figure 21.4)

Available in diffuse and through scan types. Diffuse scan types require reflective targets. Both types employ optical transmitters and receivers (usually infrared emitting LEDs and photo-diodes or photo-transistors). Digital input port required.

Resistive strain gauge

Foil type resistive element with polyester backing for attachment to body under stress. Normally connected in full bridge configuration with temperature-compensating gauges to provide an analog output voltage.

Semiconductor strain gauge

Piezo-resistive elements provide greater outputs than comparable resistive foil types. More prone to temperature changes and also inherently nonlinear.

Thermocouple (see Figure 21.2)

Small e.m.f. generated by a junction between two dissimilar metals. For accurate measurement, requires compensated connecting cables and specialized interface.

Thermistor (see Figure 21.6)

Usually connected as part of a potential divider or bridge. An analog output voltage results from resistance changes within the sensing element.

Semiconductor temperature sensor (see Figure 21.6)

Two-terminal device connected as a current source. An analog output voltage is developed across a series resistor of appropriate value.

Weight

Load cell

Usually comprises four strain gauges attached to a metal frame. This assembly is then loaded and the analog output voltage produced is proportional to the weight of the load.

Vibration

Electromagnetic vibration sensor

Permanent magnet seismic mass suspended by springs within a cylindrical coil. The frequency and amplitude of the analog output voltage are respectively proportional to the frequency and amplitude of vibration.

Strain

Temperature

www.newnespress.com

Sensors

665

FIGURE 21.5: Resistive linear position sensor

FIGURE 21.6: Various temperature and gas sensors

FIGURE 21.7: Liquid level float switch

www.newnespress.com

666

Chapter 21

FIGURE 21.8: Various optical and light sensors

FIGURE 21.9: Liquid flow sensor (digital output)

FIGURE 21.10: Contactless joystick

www.newnespress.com

Sensors

667

21.4 Switches Switches can be readily interfaced to electronic circuits in order to provide manual inputs to the system. Simple toggle and push-button switches are generally available with normally open (NO), normally closed (NC), or changeover contacts. In the latter case, the switch may be configured as either an NO or an NC type, depending upon the connections used. Toggle, lever, rocker, rotary, slide, and push-button types are all commonly available in a variety of styles. Illuminated switches and key switches are also available for special applications. The choice of switch type will obviously depend upon the application and operational environment. An NO switch or push-button may be interfaced to a logic circuit using nothing more than a single pull-up resistor as shown in Figure 21.11.

FIGURE 21.11: Interfacing a normally open switch or push-button to a digital input port The relevant bit of the input will then return 0 when the switch contacts are closed (i.e., when the switch is operated or where the pushbutton is depressed). When the switch is inactive, the logic input will return 1. Unfortunately, this simple method of interfacing has a limitation when the state of a switch is being sensed regularly (e.g., during program execution). However, a typical application which is unaffected by this problem is that of using one or more PCB mounted switches (e.g., a DIL switch package) to configure a logic system in one of a number of preset modes. In such cases, the switches would be set once only and the software would read the state of the switches and use the values returned to initially

www.newnespress.com

668

Chapter 21

configure the system. Thereafter, the state of the switches would then only be changed in order to modify the operational parameters of the system (e.g., when changing input sensors or output transducers). A typical DIL switch input interface to a digital input port is shown in Figure 21.12.

FIGURE 21.12: Interfacing a DIL switch input to a digital input port As mentioned earlier, the simple circuit of Figure 21.11 is unsuitable for use when the state of the switch is regularly changing. The reason for this is that the switching action of most switches is far from “clean” (i.e., the switch contacts make and break several times whenever the switch is operated). This may not be a problem when the state of a switch remains static during program execution but it can give rise to serious problems when dealing with, for example, an operator switch bank or keypad. The contact “bounce” that occurs when a switch is operated results in rapid making and breaking of the switch until it settles into its new state. Figure 21.13 shows the waveform generated by the simple switch input circuit of Figure 21.11 as the contacts close. The spurious states can cause problems if the switch is sensed during the period in which the switch contacts are in motion, and hence steps must be taken to minimize the effects of bounce. This may be achieved by using some extra circuitry in the form of a debounce circuit or by including appropriate software delays (of typically 4 to 20 ms) so that spurious switching states are ignored. We shall discuss these two techniques separately.

www.newnespress.com

Sensors

669

FIGURE 21.13: Typical waveform produced by a switch closure

Immunity to transient switching states is generally enhanced by the use of active-low inputs (i.e., a logic 0 state at the input is used to assert the condition required). The debounce circuit shown in Figure 21.14 is adequate for most toggle, slide and push-button type switches. The value of the 100O resistor takes into account the low-state sink current required by IC1 (normally 1.6 mA for standard TTL and 400 mA for LS-TTL). This resistor should not be allowed to exceed approximately 470O in order to maintain a valid logic 0 input state. The values quoted generate an approximate 1 ms delay (during which the switch contacts will have settled into their final state). It should be noted that, on power-up, this circuit generates a logic 1 level for approximately 1 ms before the output reverts to a logic 0 in the inactive state. The circuit obeys the following state table: Switch condition

Logic output

closed

1

open

0

FIGURE 21.14: Simple debounce circuit

www.newnespress.com

670

Chapter 21

An alternative, but somewhat more complex, switch de-bouncing arrangement is shown in Figure 21.15. Here a single-pole double-throw (SPDT) changeover switch is employed. This arrangement has the advantage of providing complementary outputs and it obeys the following state table: Switch condition

Q

Q!1

1

Q!0

0

FIGURE 21.15: Debounce circuit based on an RS bistable Rather than use an integrated circuit RS bistable in the configuration of Figure 21.15 it is often expedient to make use of “spare” two-input NAND or NOR gates arranged to form bistables using the circuits shown in Figs 21.16(A) and 21.16(B), respectively. Figure 21.17 shows a rather neat extension of this theme in the form of a touch-operated switch. This arrangement is based on a 4011 CMOS quad two-input NAND gate (though only two gates of the package are actually used in this particular configuration). Finally, it is some times necessary to generate a latching action from a normally-open push-button switch. Figure 21.18 shows an arrangement in which a 74LS73 JK bistable is clocked from the output of a debounced switch. Pressing the switch causes the bistable to change state. The bistable then remains in that state until the switch is depressed a second time. If desired, the complementary outputs provided by the bistable may be used to good effect by allowing the unused output to drive an LED. This will become illuminated whenever the Q output is high.

www.newnespress.com

Sensors

671

FIGURE 21.16: Alternative switch debounce circuits: (A) based on NAND gates; (B) based on NOR gates

FIGURE 21.17: Touch-operated switch

www.newnespress.com

672

Chapter 21

FIGURE 21.18: Latching action switch

21.5 Semiconductor Temperature Sensors Semiconductor temperature sensors are ideal for a wide range of temperature-sensing applications. The popular AD590 semiconductor temperature sensor, for example, produces an output current that is proportional to absolute temperature and which increases at the rate of 1 mA/K. The characteristic of the device is illustrated in Figure 21.19. The AD590 is laser trimmed to produce a current of 298.2 mA (2.5 mA) at a temperature of 298.2 C (i.e., 25 C). A typical interface between the AD590 and an analog input is shown in Figure 21.20.

21.6 Thermocouples Thermocouples comprise a junction of dissimilar metals which generate an e.m.f. proportional to the temperature differential which exists between the measuring junction and a reference junction. Since the measuring junction is usually at a greater temperature than that of the reference junction, it is sometimes referred to as the hot junction. Furthermore, the reference junction (i.e., the cold junction) is often omitted in which case the sensing junction is simply terminated at the signal conditioning board. This board is usually maintained at, or near, normal room temperatures. Thermocouples are suitable for use over a very wide range of temperatures (from 100 C to +1100 C). Industry standard “type K” thermocouples comprise a positive arm (conventionally colored brown) manufactured from nickel/chromium alloy while the negative arm (conventionally colored blue) is manufactured from nickel/aluminum.

www.newnespress.com

Sensors

673

FIGURE 21.19: AD590 semiconductor temperature sensor characteristic

FIGURE 21.20: Typical input interface for the AD590 temperature sensor (the output voltage will increase at the rate of 10 mV per ˚C The characteristic of a type K thermocouple is defined in BS 4937 Part 4 of 1973 (International Thermocouple Reference Tables) and this standard gives tables of e.m.f. versus temperature over the range 0 C to +1100 C. In order to minimize errors, it is usually necessary to connect thermocouples to appropriate signal conditioning using compensated cables and matching connectors. Such cables and connectors are available from a variety of suppliers and are usually specified for use with type K thermocouples. A selection of typical thermocouple probes for high temperature measurement was shown earlier in Figure 21.2.

www.newnespress.com

674

Chapter 21

21.7 Threshold Detection Analog sensors are sometimes used in situations where it is only necessary to respond to a pre-determined threshold value. In effect, a two-state digital output is required. In such cases a simple one-bit analog-to-digital converter based on a comparator can be used. Such an arrangement is, of course, very much simpler and more cost-effective than making use of a conventional analog input port! Simple threshold detectors for light level and temperature are shown in Figure 21.21, 21.22, and 21.24. These circuits produce TTL-compatible outputs suitable for direct connection to a logic circuit or digital input port.

FIGURE 21.21: Light-level threshold detector based on a light-dependent resistor (LDR) Figure 21.21 shows a light level threshold detector based on a comparator and light-dependent resistor (LDR). This arrangement generates a logic 0 input whenever the light level exceeds the threshold setting, and vice versa. Figure 21.22 shows how light level can be sensed using a photodiode. This circuit behaves in the same manner as the LDR equivalent but it is important to be aware that circuit achieves peak sensitivity in the near infrared region. Figure 21.23 shows how the spectral response of a typical light-dependent resistor (NORP12) compares with that of a conventional photodiode (BPX48). Note that the BPX48 can also be supplied with an integral daylight filter (BPX48F).

www.newnespress.com

Sensors

675

FIGURE 21.22: Light level threshold detector based on a photodiode

FIGURE 21.23: Comparison of the spectral response of an LDR and some common photodiodes

www.newnespress.com

676

Chapter 21

Figure 21.24 shows how temperature thresholds can be sensed using the AD590 sensor described earlier. This arrangement generates a logic 0 input whenever the temperature level exceeds the threshold setting, and vice versa.

FIGURE 21.24: Temperature threshold detector based on an AD590 semiconductor temperature sensor

21.8 Outputs Having dealt at some length with input sensors, we shall now focus our attention on output devices (such as relays, loudspeakers, and LED indicators) and the methods used for interfacing them. Integrated circuit output drivers are available for more complex devices, such as LCD displays and stepper motor. However, many simple applications will only require a handful of components in order to provide an effective interface.

21.9 LED Indicators Indicators based on light emitting diodes (LEDs) are inherently more reliable than small filament lamps and also consume considerably less power. They are ideal for providing visual status and warning displays. LEDs are available in a variety of styles and colors and “high brightness” types can be employed where high-intensity displays are required.

www.newnespress.com

Sensors

677

A typical red LED requires a current of around 10 mA to provide a reasonably bright display and such a device may be directly driven from a buffered digital output port. Different connections are used depending upon whether the LED is to be illuminated for a logic 0 or logic 1 state. Several possibilities are shown in Figure 21.25.

FIGURE 21.25: Driving an LED from a buffered logic gate or digital I/O port Where drive current is insufficient to operate an LED, an auxiliary transistor can be used as shown in Figure 21.26. The LED will operate when the output from a logic circuit card is taken to logic 1 and the operating current should be approximately 15 mA (thereby providing a brighter display than the arrangements previously described). The value of LED series resistance will be dependent upon the supply voltage and can be selected from the data shown in Table 21.4.

FIGURE 21.26: Using an auxiliary transistor to drive an LED where current drive is limited

www.newnespress.com

678

Chapter 21 Table 21.4: Typical waveform produced by a switch closure Voltage

Series resistance (all 0.25W)

3V to 4V

100O

4V to 5V

150O

5V to 8V

220O

8V to 12V

470O

12V to 15V

820O

15V to 20V

1.2kO

20V to 28V

1.5kO

21.10 Driving High-Current Loads Due to the limited output current and voltage capability of most standard logic devices and I/O ports, external circuitry will normally be required to drive anything other than the most modest of loads. Figure 21.27 shows some typical arrangements for operating various types of medium- and high-current load. Figure 21.27(B) shows how an NPN transistor can be used to operate a low-power relay. Where the relay requires an appreciable operating current (say, 150 mA, or more) a plastic encapsulated Darlington power transistor should be used as shown in Figure 21.27(B). Alternatively, a power MOSFET may be preferred, as shown in Figure 21.27(C). Such devices offer very low values of “on” resistance coupled with a very high “off” resistance. Furthermore, unlike conventional bipolar transistors, a power FET will impose a negligible load on an I/O port. Figure 21.27(D) shows a filament lamp driver based on a plastic Darlington power transistor. This circuit will drive lamps rated at up to 24V, 500 mA. Finally, where visual indication of the state of a relay is desirable it is a simple matter to add an LED indicator to the driver stage, as shown in Figure 21.28.

21.11 Audible Outputs Where simple audible warnings are required, miniature piezoelectric transducers may be used. Such devices operate at low voltages (typically in the range 3V to 15V) and can be interfaced with the aid of a buffer, open-collector logic gate, or transistor. Figure 21.29(A)–(C) show typical interface circuits which produce an audible output when the port output line is at logic 1.

www.newnespress.com

Sensors

679

FIGURE 21.27: Typical medium- and high-current driver circuits: (A) transistor low-current relay driver; (B) Darlington medium/high-current relay driver; (C) MOSFET relay driver; (D) Darlington low-voltage filament lamp driver

FIGURE 21.28: Showing how an LED indicator can easily be added to a relay driver

www.newnespress.com

680

Chapter 21

FIGURE 21.29: Audible output driver circuits

Where a pulsed rather than continuous audible alarm is required, a circuit of the type shown in Figure 21.30 can be employed. This circuit is based on a standard 555 timer operating in astable mode and operates at approximately 1 Hz. A logic 1 from the port output enables the 555 and activates the pulsed audio output.

www.newnespress.com

Sensors

681

FIGURE 21.30: Audible alarm circuit based on a 555 astable oscillator and a piezoelectric transducer

FIGURE 21.31: Audible alarm circuit based on a 555 astable oscillator and a 40V loudspeaker Finally, the circuit shown in Figure 21.31 can be used where a conventional moving-coil loudspeaker is to be used in preference to a piezoelectric transducer. This circuit is again based on the 555 timer and provides a continuous output at approximately 1 kHz whenever the port output is at logic 1.

21.12 Motors Circuit arrangements used for driving DC motors generally follow the same lines as those described earlier for use with relays. As an example, the circuits shown in Figure 21.32 show how a Darlington driver and a power MOSFET can be used to drive

www.newnespress.com

682

Chapter 21

FIGURE 21.32: Motor driver circuits a low-voltage DC motor. These circuits are suitable for use with DC motors rated at up to l2V with stalled currents of up to 3A. In both cases, a logic 1 from the output port will operate the motor.

21.13 Driving Mains Connected Loads Control systems are often used in conjunction with mains connected loads. Modern solid-state relays (SSRs) offer superior performance and reliability when compared with conventional relays in such applications. SSRs are available in a variety of encapsulations (including DIL, SIL, flat-pack, and plug-in octal) and may be rated for RMS currents between lA and 40A. In order to provide a high degree of isolation between input and output, SSRs are optically coupled. Such devices require minimal input currents (typically 5 mA, or so, when driven from 5V) and they can thus be readily interfaced with an I/O port that offers sufficient drive current. In other cases, it may be necessary to drive the SSR from an unbuffered I/O port using an open-collector logic gate. Typical arrangements are shown in Figure 21.33. Finally, it is important to note that, when an inductive load is to be controlled, a snubber network should be fitted, as shown in Figure 21.34.

www.newnespress.com

Sensors

683

FIGURE 21.33: Interface circuits for driving solid-state relays

FIGURE 21.34: Using a snubber circuit with an inductive load

www.newnespress.com

This page intentionally left blank

CHAPTER 22

Active Filters Ron Mancini Thomas Kugelstadt

22.1 Introduction What is a filter? A filter is a device that passes electric signals at certain frequencies or frequency ranges while preventing the passage of others. —Webster.

Filter circuits are used in a wide variety of applications. In the field of telecommunication, band-pass filters are used in the audio frequency range (0 kHz to 20 kHz) for modems and speech processing. High-frequency band-pass filters (several hundred MHz) are used for channel selection in telephone central offices. Data acquisition systems usually require anti-aliasing low-pass filters as well as low-pass noise filters in their preceding signal conditioning stages. System power supplies often use band-rejection filters to suppress the 60-Hz line frequency and high frequency transients. In addition, there are filters that do not filter any frequencies of a complex input signal, but just add a linear phase shift to each frequency component, thus contributing to a constant time delay. These are called all-pass filters. At high frequencies (> 1 MHz), all of these filters usually consist of passive components such as inductors (L), resistors (R), and capacitors (C). They are then called LRC filters. In the lower frequency range (1 Hz to 1 MHz), however, the inductor value becomes very large and the inductor itself gets quite bulky, making economical production difficult.

www.newnespress.com

686

Chapter 22

In these cases, active filters become important. Active filters are circuits that use an operational amplifier (op-amp) as the active device in combination with some resistors and capacitors to provide an LRC-like filter performance at low frequencies (Figure 22.1). C2 L

R VOUT

VIN

R1

VIN

R2

C

C1

VOUT

FIGURE 22.1: Second-order passive low-pass and second-order active low-pass This chapter covers active filters. It introduces the three main filter optimizations (Butterworth, Tschebyscheff, and Bessel), followed by five sections describing the most common active filter applications: low-pass, high-pass, band-pass, band-rejection, and all-pass filters. Rather than resembling just another filter book, the individual filter sections are written in a cookbook style, thus avoiding tedious mathematical derivations. Each section starts with the general transfer function of a filter, followed by the design equations to calculate the individual circuit components. The chapter closes with a section on practical design hints for single-supply filter designs.

22.2 Fundamentals of Low-Pass Filters The most simple low-pass filter is the passive RC low-pass network shown in Figure 22.2. R VIN

VOUT C

FIGURE 22.2: First-Order Passive RC Low-Pass Its transfer function is: 1 1 AðsÞ ¼ RC ¼ 1 1 þ sRC sþ RC

www.newnespress.com

Active Filters

687

where the complex frequency variable, s ¼ jo þ s, allows for any time variable signals. For pure sine waves, the damping constant, s, becomes zero and s ¼ j o. For a normalized presentation of the transfer function, s is referred to the filter’s corner frequency, or –3 dB frequency, oC, and has these relationships: s ¼

s jo f ¼ ¼ j ¼ jO oC oC fC

With the corner frequency of the low-pass in Figure 22.2 being fC ¼ 1/2pRC, s becomes s ¼ sRC and the transfer function A(s) results in: AðsÞ ¼

1 1þs

The magnitude of the gain response is: 1 jAj ¼ pffiffiffiffiffiffiffiffiffiffiffiffiffiffi 1 þ O2 For frequencies O>> 1, the roll-off is 20 dB/decade. For a steeper roll-off, n filter _ stages can be connected in series as shown in Figure 22.3. To avoid loading effects, op-amps, operating as impedance converters, separate the individual filter stages. R VIN

R R

C

C

R

C C

VOUT

FIGURE 22.3: Fourth-order passive RC low-pass with decoupling amplifiers

The resulting transfer function is: AðsÞ ¼

1 ð1 þ a1 sÞð1 þ a2 sÞ. . .ð1 þ an sÞ

www.newnespress.com

688

Chapter 22

In the case that all filters have the same cut-off frequency, fC, the coefficients become ffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi ffi pp ffiffiffi n 2  1 and fC of each partial filter is 1/a times higher a1 ¼ a2 ¼ . . . an ¼ a ¼ than fC the overall filter. Figure 22.4 shows the results of a fourth-order RC low-pass filter. The roll-off of each partial filter (Curve 1) is –20 dB/decade, increasing the roll-off of the overall filter (Curve 2) to 80 dB/decade.

NOTE Filter response graphs plot gain versus the normalized frequency axis ( ¼ f/fC).

The corner frequency of the overall filter is reduced by a factor of a  2.3 times versus the –3 dB frequency of partial filter stages. In addition, Figure 22.4 shows the transfer function of an ideal fourth-order low-pass function (Curve 3). In comparison to the ideal low-pass, the RC low-pass lacks in the following characteristics:  The pass-band gain varies long before the corner frequency, fC; thus, amplifying the upper pass-band frequencies less than the lower pass-band.  The transition from the pass-band into the stop-band is not sharp, but happens gradually, moving the actual 80-dB roll off by 1.5 octaves above fC.  The phase response is not linear; thus, increasing the amount of signal distortion significantly. The gain and phase response of a low-pass filter can be optimized to satisfy one of the following three criteria: 1) A maximum pass-band flatness, 2) An immediate pass-band to stop-band transition, 3) A linear phase response.

www.newnespress.com

Active Filters

689

0 –10

|A| — Gain — dB

–20

1st Order Lowpass

–30 –40 4th Order Lowpass –50 –60 Ideal 4th Order Lowpass –70 –80 0.01

0.1

1 Frequency — Ω

10

100

0 1st Order Lowpass

φ — Phase — degrees

–90

Ideal 4th Order Lowpass

–180

–270 4th Order Lowpass

–360 0.01

0.1

1 Frequency — Ω

10

100

Note: Curve 1: 1st-order partial low-pass filter, Curve 2: 4th-order overall low-pass filter, Curve 3: Ideal 4th-order low-pass filter

FIGURE 22.4: Frequency and phase responses of a fourth-order passive RC low-pass filter

www.newnespress.com

690

Chapter 22

For that purpose, the transfer function must allow for complex poles and needs to be of the following type: AðsÞ ¼

ð1 þ a1 s þ b1

s2 Þð1

A0 ¼ þ a2 s þ b2 s2 Þ. . .ð1 þ an s þ bn s2 Þ

A0 P i ð1

þ ai s þ b i s 2 Þ

where A0 is the pass-band gain at DC, and ai and bi are the filter coefficients. Since the denominator is a product of quadratic terms, the transfer function represents a series of cascaded second-order low-pass stages, with ai and bi being positive real coefficients. These coefficients define the complex pole locations for each second-order filter stage; thus, determining the behavior of its transfer function. The following three types of predetermined filter coefficients are available listed in table format in Section 22.9:  The Butterworth coefficients, optimizing the pass-band for maximum flatness.  The Tschebyscheff coefficients, sharpening the transition from pass-band into the stop-band.  The Bessel coefficients, linearizing the phase response up to fC. The transfer function of a passive RC filter does not allow further optimization, due to the lack of complex poles. The only possibility to produce conjugate complex poles using passive components is the application of LRC filters. However, these filters are mainly used at high frequencies. In the lower frequency range (< 10 MHz) the inductor values become very large and the filter becomes uneconomical to manufacture. In these cases active filters are used. Active filters are RC networks that include an active device, such as an operational amplifier (op-amp). Section 22.3 shows that the products of the RC values and the corner frequency must yield the predetermined filter coefficients ai and bi, to generate the desired transfer function. The following paragraphs introduce the most commonly used filter optimizations.

22.2.1

Butterworth Low-Pass Filters

The Butterworth low-pass filter provides maximum pass-band flatness. Therefore, a Butterworth low-pass is often used as anti-aliasing filter in data converter applications where precise signal levels are required across the entire pass-band.

www.newnespress.com

Active Filters

691

10 0

|A| — Gain — dB

–10 –20 1st Order –30

2nd Order 4th Order

–40

10th Order

–50 –60 0.01

0.1

1 10 Frequency — Ω

100

FIGURE 22.5: Amplitude responses of Butterworth low-pass filters Figure 22.5 plots the gain response of different orders of Butterworth low-pass filters versus the normalized frequency axis, O(O ¼ f/fC); the higher the filter order, the longer the pass-band flatness.

22.2.2 Tschebyscheff Low-Pass Filters The Tschebyscheff low-pass filters provide an even higher gain roll-off above fC. However, as Figure 22.6 shows, the pass-band gain is not monotone, but contains ripples of constant magnitude instead. For a given filter order, the higher the pass-band ripples, the higher the filter’s roll-off. With increasing filter order, the influence of the ripple magnitude on the filter rolloff diminishes. Each ripple accounts for one second-order filter stage. Filters with even order numbers generate ripples above the 0-dB line, while filters with odd order numbers create ripples below 0 dB. Tschebyscheff filters are often used in filter banks, where the frequency content of a signal is of more importance than a constant amplification.

www.newnespress.com

692

Chapter 22 10

0

|A| — Gain — dB

–10 2nd Order –20 4th Order

–30 –40 9th Order –50 –60 0.01

0.1

1 10 Frequency — Ω

100

FIGURE 22.6: Gain responses of Tschebyscheff low-pass filters

22.2.3

Bessel Low-Pass Filters

The Bessel low-pass filters have a linear phase response (Figure 22.7) over a wide frequency range, which results in a constant group delay (Figure 22.8) in that frequency range. Bessel low-pass filters, therefore, provide an optimum square-wave transmission behavior. However, the pass-band gain of a Bessel low-pass filter is not as flat as that of the Butterworth low-pass, and the transition from pass-band to stop-band is by far not as sharp as that of a Tschebyscheff low-pass filter (Figure 22.9).

22.2.4

Quality Factor Q

The quality factor Q is an equivalent design parameter to the filter order n. Instead of designing an nth order Tschebyscheff low-pass, the problem can be expressed as designing a Tschebyscheff low-pass filter with a certain Q. For band-pass filters, Q is defined as the ratio of the mid frequency, fm, to the bandwidth at the two –3 dB points: Q ¼

www.newnespress.com

fm ðf 2  f 1 Þ

Active Filters

693

0

φ — Phase — degrees

–90

–180 Bessel –270

Butterworth Tschebyscheff

–360 0.01

0.1

1 Frequency — Ω

10

100

FIGURE 22.7: Comparison of phase responses of fourth-order low-pass filters

Tgr — Normalized Group Delay — s/s

1.4 1.2 1 0.8 Tschebyscheff 0.6 0.4

Butterworth Bessel

0.2 0 0.01

0.1

1 Frequency — Ω

10

100

FIGURE 22.8: Comparison of normalized group delay (Tgr) of fourth-order low-pass filters

www.newnespress.com

694

Chapter 22 10 0

|A| — Gain — dB

–10 Bessel –20 –30 Butterworth –40 Tschebyscheff –50 –60 0.1

1 Frequency — Ω

10

FIGURE 22.9: Comparison of gain responses of fourth-order low-pass filters For low-pass and high-pass filters, Q represents the pole quality and is defined as: pffiffiffiffi bi Q ¼ ai High Qs can be graphically presented as the distance between the 0-dB line and the peak point of the filter’s gain response. An example is given in Figure 22.10, which shows a tenth-order Tschebyscheff low-pass filter and its five partial filters with their individual Qs. The gain response of the fifth-filter stage peaks at 31 dB, which is the logarithmic value of Q5: Q5 ½dB ¼ 20logQ5 Solving for the numerical value of Q5 yields: 31

Q5 ¼ 1020 ¼ 35:48

www.newnespress.com

695

Active Filters 40 30

|A| — Gain — dB

20 Q5

Overall Filter 10 0 1st Stage –10

2nd Stage 3rd Stage

–20

4th Stage 5th Stage

–30 0.01

0.1

10

1 Frequency — Ω

FIGURE 22.10: Graphical presentation of quality factor Q on a tenth-order Tschebyscheff low-pass Filter with 3-dB pass-band ripple which is within 1% of the theoretical value of Q ¼ 35.85 given in Section 22.9, Table 22.11, last row. The graphical approximation is good for Q > 3. For lower Qs, the graphical values differ from the theoretical value significantly. However, only higher Qs are of concern, since the higher the Q is, the more a filter inclines to instability.

22.2.5 Summary The general transfer function of a low-pass filter is : AðsÞ ¼

A0 P i ð1

þ ai s þ bi s2 Þ

ð22:1Þ

The filter coefficients ai and bi distinguish between Butterworth, Tschebyscheff, and Bessel filters. The coefficients for all three types of filters are tabulated down to the tenth order in Section 22.9 Tables 22.6 through 22.12.

www.newnespress.com

696

Chapter 22

The multiplication of the denominator terms with each other yields an nth order polynomial of S, with n being the filter order. While n determines the gain roll-off above fC with –n20 dB/decade, ai and bi determine the gain behavior in the pass-band. pffiffiffiffi In addition, the ratio bi =ai ¼ Q is defined as the pole quality. The higher the Q value, the more a filter inclines to instability.

22.3 Low-Pass Filter Design Equation 22.1 represents a cascade of second-order low-pass filters. The transfer function of a single stage is: Ai ðsÞ ¼

A0 ð1 þ a1 s þ bi s2 Þ

ð22:2Þ

For a first-order filter, the coefficient b is always zero (b1 ¼ 0), thus yielding: AðsÞ ¼

A0 1 þ a1 s

ð22:3Þ

The first-order and second-order filter stages are the building blocks for higher-order filters. Often the filters operate at unity-gain (A0 ¼ 1) to lessen the stringent demands on the op-amp’s open-loop gain. Figure 22.11 shows the cascading of filter stages up to the sixth order. A filter with an even order number consists of second-order stages only, while filters with an odd order number include an additional first-order stage at the beginning. Figure 22.10 demonstrated that the higher the corner frequency of a partial filter, the higher its Q. Therefore, to avoid the saturation of the individual stages, the filters need to be placed in the order of rising Q values. The Q values for each filter order are listed (in rising order) in Section 22.9, Tables 22.6 through 22.12.

22.3.1

First-Order Low-Pass Filter

Figures 22.12 and 22.13 show a first-order low-pass filter in the inverting and in the noninverting configuration.

www.newnespress.com

Active Filters

1st order

1st order a=1

2nd order

2nd order a1 , b1

3rd order

1st order a1

2nd order a2 , b2

4th order

2nd order a1 , b1

2nd order a2 , b2

5th order

1st order a1

2nd order a2 , b2

2nd order a3 , b3

6th order

2nd order a1 , b1

2nd order a2 , b2

2nd order a3 , b3

697

FIGURE 22.11: Cascading filter stages for higher-order filters VIN

R1 VOUT

C1 R2

R3

FIGURE 22.12: First-order noninverting low-pass filter C1

VIN

R1

R2 VOUT

FIGURE 22.13: First-order inverting low-pass filter

www.newnespress.com

698

Chapter 22

The transfer functions of the circuits are: R2 R2  R3 R1 and AðsÞ ¼ AðsÞ ¼ 1 þ oC R2 C1 s 1 þ oC R1 C1 s 1þ

The negative sign indicates that the inverting amplifier generates a 180 phase shift from the filter input to the output. The coefficient comparison between the two transfer functions and Equation 22.3 yields: A0 ¼ 1 þ

R2 R3

and A0 ¼ 

R2 R1

a1 ¼ oC R1 C1 and a1 ¼ oC R2 C1 To dimension the circuit, specify the corner frequency (fC), the DC gain (A0), and capacitor C1, and then solve for resistors R1 and R2: R1 ¼

a1 2pf C C1

and R2 ¼

a1 2pf C C1

R2 ¼ R3 ðA0 1Þ and R1 ¼ 

R2 A0

The coefficient a1 is taken from one of the coefficient tables, Tables 22.6 through 22.12 in Section 22.9. Note, that all filter types are identical in their first order and a1 ¼ 1. For higher filter orders, however, a16¼1 because the corner frequency of the first-order stage is different from the corner frequency of the overall filter. Example 22.1 First-Order Unity-Gain Low-Pass Filter For a first-order unity-gain low-pass filter with fC ¼ 1 kHz and C1 ¼ 47 nF, R1 calculates to: R1 ¼

a1 1 ¼ 3:38 kO ¼ 3 2pf C C1 2p10 Hz4710  9 F

However, to design the first stage of a third-order unity-gain Bessel low-pass filter, assuming the same values for fC and C1, requires a different value for R1. In this case,

www.newnespress.com

Active Filters

699

R1

VIN

VOUT C1

FIGURE 22.14: First-order noninverting low-pass filter with unity-gain obtain a1 for a third-order Bessel filter from Table 22.6 in Section 22.9 (Bessel coefficients) to calculate R1: R1 ¼

a1 0:756 ¼ ¼ 2:56 kO 3 2pf C C1 2p10 Hz4710 9 F

When operating at unity-gain, the noninverting amplifier reduces to a voltage follower (Figure 22.14); thus, inherently providing a superior gain accuracy. In the case of the inverting amplifier, the accuracy of the unity-gain depends on the tolerance of the two resistors, R1 and R2.

22.3.2 Second-Order Low-Pass Filter There are two topologies for a second-order low-pass filter, the Sallen-Key and the Multiple Feedback (MFB) topology. 22.3.2.1 Sallen-Key Topology The general Sallen-Key topology in Figure 22.15 allows for separate gain setting via A0 ¼ 1 þ R4/R3. However, the unity-gain topology in Figure 22.16 is usually applied in filter designs with high-gain accuracy, unity-gain, and low Qs (Q < 3). C2

VIN

R1

R2 VOUT C1 R3

R4

FIGURE 22.15: General Sallen-Key low-pass filter

www.newnespress.com

700

Chapter 22 C2 R1

VIN

R2 VOUT C1

FIGURE 22.16: Unity-gain Sallen-Key low-pass filter

The transfer function of the circuit in Figure 22.15 is: AðsÞ ¼

A0 1 þ oC ½C1 ðR1 þR2 Þþð1  A0 Þ R1 C2 s þ o2C R1 R2 C1 C2 s2

For the unity-gain circuit in Figure 22.16 (A0 ¼ 1), the transfer function simplifies to: AðsÞ ¼

1 1 þ oC C1 ðR1 þ R2 Þs þ o2C R1 R2 C1 C2 s2

The coefficient comparison between this transfer function and Equation 22.2 yields: A0 ¼ 1

a1 ¼ oC C1 ðR1 þ R2 Þ b1 ¼ oC2 R1 R2 C1 C2

Given C1 and C2, the resistor values for R1 and R2 are calculated through:

R1;2 ¼

a1 C2 

qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi a12 C22  4b1 C1 C2 4pf C C1 C2

In order to obtain real values under the square root, C2 must satisfy the following condition: C2 C1

www.newnespress.com

4b1 a12

701

Active Filters Example 22.2 Second-Order Unity-Gain Tschebyscheff Low-Pass Filter

The task is to design a second-order unity-gain Tschebyscheff low-pass filter with a corner frequency of fC ¼ 3 kHz and a 3-dB pass-band ripple. From Table 22.11 (the Tschebyscheff coefficients for 3-dB ripple), obtain the coefficients a1 and b1 for a second-order filter with a1 ¼ 1.0650 and b1 ¼ 1.9305. Specifying C1 as 22 nF yields in a C2 of: C2 C1

4b1 41:9305 ¼ 2210  9 nF  ffi 150 nF 2 a1 1:0652

Inserting a1 and b1 into the resistor equation for R1,2 results in:

R1 ¼

1:065150:10 9 

qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi  2 1:065  150  10 9  4  1:9305  22  10 9  150  10 9 4p  3  103  22  10 9  150  10 9

¼ 1:26 kO

and R2 ¼

1:065  150  10 9 þ

qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi 2 1:065  150  10 9  4  1:9305  22  10 9  150  10 9 4p  3  103  22  10 9  150  10 9

¼ 1:30 kO

with the final circuit shown in Figure 22.17. A special case of the general Sallen-Key topology is the application of equal resistor values and equal capacitor values: R1 ¼ R2 ¼ R and C1 ¼ C2 ¼ C.

150n 1.26k

1.30k

VIN

VOUT 22n

FIGURE 22.17: Second-order unity-gain Tschebyscheff low-pass with 3-dB ripple

www.newnespress.com

702

Chapter 22

The general transfer function changes to: AðsÞ ¼

A0 1 þ oC RCð3  A0 Þs þ ðoC

RCÞ2 s2

with

A0 ¼ 1 þ

R4 R3

The coefficient comparison with Equation 22.2 yields: a1 ¼ oC RCð3  A0 Þ b1 ¼ ðoC RCÞ2

Given C and solving for R and A0 results in: pffiffiffiffiffi a1 1 b1 R ¼ and A0 ¼ 3  pffiffiffiffiffi ¼ 3  Q 2pf C C b1 Thus, A0 depends solely on the pole quality Q and vice versa; Q, and with it the filter type, is determined by the gain setting of A0: Q ¼

1 3A0

The circuit in Figure 22.18 allows the filter type to be changed through the various resistor ratios R4/R3. C VIN

R

R VOUT C

R3

R4

FIGURE 22.18: Adjustable Second-Order Low-Pass Filter Table 22.1 lists the coefficients of a second-order filter for each filter type and gives the resistor ratios that adjust the Q.

www.newnespress.com

Active Filters

703

Table 22.1: Second-order filter coefficients SECOND-ORDER

BESSEL

BUTTERWORTH

3-dB TSCHEBYSCHEFF

a1

1.3617

1.4142

1.065

b1

0.618

1

1.9305

Q

0.58

0.71

1.3

R4/R3

0.268

0.568

0.234

22.3.2.2 Multiple Feedback Topology The MFB topology is commonly used in filters that have high Qs and require a high-gain. The transfer function of the circuit in Figure 22.19 is: R2 R1   AðsÞ ¼  R2 R3 1 þ oC C1 R2 þ R3 þ s þ oC2 C1 C2 R2 R3 s2 R1 R2

R1

R3

C1

VIN

VOUT C2

FIGURE 22.19: Second-order MFB low-pass filter Through coefficient comparison with Equation 22.2 one obtains the relation: A0 ¼ 

R2 R1

a1 ¼ oC C1

R2 R3 R2 þ R3 þ R1

!

b1 ¼ oC2 C1 C2 R2 R3

www.newnespress.com

704

Chapter 22

Given C1 and C2, and solving for the resistors R1–R3: qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi a1 C2  a12 C22  4b1 C1 C2 ð1A0 Þ R2 ¼ 4pf C C1 C2 R2 R1 ¼ A0 b1 R3 ¼ 2 2 4p f C C1 C2 R2 In order to obtain real values for R2, C2 must satisfy the following condition: C2 C1

22.3.3

4b1 ð1  A0 Þ a12

Higher-Order Low-Pass Filters

Higher-order low-pass filters are required to sharpen a desired filter characteristic. For that purpose, first-order and second-order filter stages are connected in series, so that the product of the individual frequency responses results in the optimized frequency response of the overall filter. In order to simplify the design of the partial filters, the coefficients ai and bi for each filter type are listed in the coefficient tables (Tables 22.6 through 22.12 in Section 22.9), with each table providing sets of coefficients for the first 10 filter orders. Example 22.3 Fifth-Order Filter The task is to design a fifth-order unity-gain Butterworth low-pass filter with the corner frequency fC ¼ 50 kHz. First the coefficients for a fifth-order Butterworth filter are obtained from Table 22.7 Section 22.9: Table 22.2: Coefficients for fifth-order Butterworth filter ai

bi

Filter 1

a1 = 1

b1 = 0

Filter 2

a2 = 1.6180

b2 = 1

Filter 3

a3 = 0.6180

b3 = 1

www.newnespress.com

Active Filters

705

Then dimension each partial filter by specifying the capacitor values and calculating the required resistor values. First Filter R1 VIN

VOUT C1

FIGURE 22.20: First-Order Unity-Gain Low-Pass With C1 ¼ 1 nF, R1 ¼

a1 1 ¼ 3:18 kO ¼ 2pf C C1 2p  50  103 Hz  1  10 9 F

The closest 1% value is 3.16 kO. Second Filter C2

VIN

R1

R2 VOUT C1

FIGURE 22.21: Second-order unity-gain Sallen-Key low-pass filter With C1 ¼ 820 pF, C2 C1

4b2 41 ¼ 820 10 12 F  ¼ 1:26 nF a22 1:6182

The closest 5% value is 1.5 nF. With C1 ¼ 820 pF and C2 ¼ 1.5 nF, calculate the values for R1 and R2 through:

www.newnespress.com

706

Chapter 22

R1 ¼

a 2 C2 

qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi a22 C22  4b2 C1 C2 4pf C C1 C2

and R1 ¼

a 2 C2 þ

qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi a22 C22  4b2 C1 C2 4pf C C1 C2

and obtain R1 ¼

R2 ¼

1:618  1:5  10  9 

qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi 2 1:618  1:5  10 9  4  1  820  10 12  1:5  10 9

4p  50  103  820  10 12  1:5  10 9 ffi qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi  2 1:618  1:5  10 9 þ 1:618  1:5  10  9  4  1  820  10 12  1:5  10 9 4p  50  103  820  10  12  1:5  10  9

¼ 1:87 kO

¼ 4:42 kO

R1 and R2 are available 1% resistors. Third Filter

The calculation of the third filter is identical to the calculation of the second filter, except that a2 and b2 are replaced by a3 and b3, thus resulting in different capacitor and resistor values. Specify C1 as 330 pF, and obtain C2 with: C2 C1

4b3 41 ¼ 3:46 nF ¼ 330  10  12 F  a32 0:6182

The closest 10% value is 4.7 nF. With C1 ¼ 330 pF and C2 ¼ 4.7 nF, the values for R1 and R2 are:  R1 ¼ 1.45 kO, with the closest 1% value being 1.47 kO  R2 ¼ 4.51 kO, with the closest 1% value being 4.53 kO Figure 22.22 shows the final filter circuit with its partial filter stages. 1.5n 4.7n

3.16k 1.87k

VIN

4.42k 1.47k

4.53k

1n

VOUT

820p 330p

FIGURE 22.22: Fifth-order unity-gain Butterworth low-pass filter

www.newnespress.com

Active Filters

707

22.4 High-Pass Filter Design By replacing the resistors of a low-pass filter with capacitors, and its capacitors with resistors, a high-pass filter is created. C2 VIN

R1

R2

R2 VOUT

VIN

C1

C1

C2 VOUT R1

FIGURE 22.23: Low-pass to high-pass transition through components exchange

To plot the gain response of a high-pass filter, mirror the gain response of a low-pass filter at the corner frequency, O ¼ 1, thus replacing O with 1/O and S with 1/S in Equation 22.1.

10

A0

A∞

|A|— Gain — dB

0 Lowpass

Highpass

–10

–20

–30 0.1

1 Frequency — Ω

10

FIGURE 22.24: Developing the gain response of a high-pass filter

www.newnespress.com

708

Chapter 22

The general transfer function of a high-pass filter is then: AðsÞ ¼

P i



A1  a i bi 1þ s þ 2 s

ð22:4Þ

with A1 being the pass-band gain. Since Equation 22.4 represents a cascade of second-order high-pass filters, the transfer function of a single stage is: A1  Ai ðsÞ ¼  ð22:5Þ ai bi 1þ s þ 2 s with b ¼ 0 for all first-order filters, the transfer function of a first-order filter simplifies to: A0 ð22:6Þ AðsÞ ¼ ai 1þ s

22.4.1

First-Order High-Pass Filter

Figure 22.25 and 22.26 show a first-order high-pass filter in the noninverting and the inverting configuration. C1 VIN

VOUT

R1

R3

R2

FIGURE 22.25: First-order noninverting high-pass filter The transfer functions of the circuits are: R2 R3 AðsÞ ¼ 1 1  1þ oC R1 C1 s 1þ

www.newnespress.com

R2 R1 and AðsÞ ¼ 1 1  1þ oC R1 C1 s 1þ

Active Filters

709

R2 C1

R1

VIN

VOUT

FIGURE 22.26: First-order inverting high-pass filter

The negative sign indicates that the inverting amplifier generates a 180 phase shift from the filter input to the output. The coefficient comparison between the two transfer functions and Equation 22.6 provides two different pass-band gain factors: A1 ¼ 1 þ

R2 R3

and A1 ¼ 

R2 R1

while the term for the coefficient a1 is the same for both circuits: a1 ¼

1 oC R1 C1

To dimension the circuit, specify the corner frequency (fC), the DC gain (A1), and capacitor (C1), and then solve for R1 and R2: R1 ¼

1 2pf C a1 C1

R2 ¼ R3 ðA1 1Þ

and R2 ¼  R1 A1

22.4.2 Second-Order High-Pass Filter High-pass filters use the same two topologies as the low-pass filters: Sallen-Key and Multiple Feedback. The only difference is that the positions of the resistors and the capacitors have changed. 22.4.2.1 Sallen-Key Topology The general Sallen-Key topology in Figure 22.27 allows for separate gain setting via A0 ¼ 1þ R4/R3.

www.newnespress.com

710

Chapter 22 R2 C1

C2

VIN

VOUT R1

R3

R4

FIGURE 22.27: General Sallen-Key high-pass filter

The transfer function of the circuit in Figure 22.27 is: A ðsÞ ¼

a R 2 ðC 1 þ C 2 Þ þ R 1 C 2 ð 1  aÞ 1 1 1  þ  1þ oC R1 R2 C1 C2 s oC R1 R2 C1 C2 s

with

a ¼ 1þ

R4 R3

The unity-gain topology in Figure 22.28 is usually applied in low-Q filters with highgain accuracy.

R2 C

C

VIN

VOUT R1

FIGURE 22.28: Unity-gain Sallen-Key high-pass filter

To simplify the circuit design, it is common to choose unity-gain (a ¼ 1), and C1 ¼ C2 ¼ C. The transfer function of the circuit in Figure 22.28 then simplifies to: AðsÞ ¼

www.newnespress.com

1 2 1 1 1 1þ  þ 2 2 oC R1 C s oC R1 R2 C  s2

Active Filters

711

The coefficient comparison between this transfer function and Equation 22.5 yields: A1 ¼ 1 a1 ¼

2 oC R1 C

b1 ¼

oC2 R1 R2 C2

1

Given C, the resistor values for R1 and R2 are calculated through: R1 ¼

1 pf C Ca1

R2 ¼

1 4pf C Cb1

22.4.2.2 Multiple Feedback Topology The MFB topology is commonly used in filters that have high Qs and require a high gain. To simplify the computation of the circuit, capacitors C1 and C3 assume the same value (C1 ¼ C3 ¼ C) as shown in Figure 22.29. C2

C3=C

C1=C

R1

VIN

VOUT

R2

FIGURE 22.29: Second-order MFB high-pass filter

The transfer function of the circuit in Figure 22.29 is:

AðsÞ ¼

 1þ

C C2

2C2 þ C 1 1 1  2  þ 2 oC R1 C2 C s oC R2 R1 C2 C s

www.newnespress.com

712

Chapter 22

Through coefficient comparison with Equation 22.5, obtain the following relations: A1 ¼

C C2

a1 ¼

2C þ C2 oC R1 CC2

b1 ¼

2C þ C2 oC R1 CC2

Given capacitors C and C2, and solving for resistors R1 and R2: 1  2A1 2pf C  C  a1 a1 R2 ¼ 2pf C  b1 C2 ð1  2A1 Þ R1 ¼

The pass-band gain (A1) of a MFB high-pass filter can vary significantly due to the wide tolerances of the two capacitors C and C2. To keep the gain variation at a minimum, it is necessary to use capacitors with tight tolerance values.

22.4.3

Higher-Order High-Pass Filter

Likewise, as with the low-pass filters, higher-order high-pass filters are designed by cascading first-order and second-order filter stages. The filter coefficients are the same ones used for the low-pass filter design, and are listed in the coefficient tables (Tables 22.6 through 22.12 in Section 22.9). Example 22.4 Third-Order High-Pass Filter with fC ¼ 1 kHz The task is to design a third-order unity-gain Bessel high-pass filter with the corner frequency fC ¼ 1 kHz. Obtain the coefficients for a third-order Bessel filter from Table 22.6 Section 22.9: and compute each partial filter by specifying the capacitor values and calculating the required resistor values. Table 22.3: Coefficients for third-order Bessel filter ai

bi

Filter 1

a1 = 0.756

b1 = 0

Filter 2

A2 = 0.9996

b2 = 0.4772

www.newnespress.com

Active Filters

713

First Filter

With C1 ¼ 100 nF, R1 ¼

1 1 ¼ 2:105 kO ¼ 3 2pf C a1 C1 2p  10 Hz  0:756  100  10 9 F

Closest 1% value is 2.1 kO. Second Filter

With C ¼ 100 nF, R1 ¼

1 1 ¼ ¼ 3:18 kO 3 pf C Ca1 p  10  100  10 9  0:756

Closest 1% value is 3.16 kO. R2 ¼

a1 0:9996 ¼ ¼ 1:67 kO 3 4pf C Cb1 4p  10  100  10 9  0:4772

Closest 1% value is 1.65 kO. Figure 22.30 shows the final filter circuit. 1.65k

100n 100n

VIN

100n VOUT

2.10k 3.16k

FIGURE 22.30: Third-order unity-gain Bessel high-pass

22.5 Bandpass Filter Design In Section 22.4, a high-pass response was generated by replacing the term S in the lowpass transfer function with the transformation 1/S. Likewise, a band-pass characteristic is generated by replacing the S term with the transformation:   1 1 sþ ð22:7Þ DO s

www.newnespress.com

714

Chapter 22

In this case, the pass-band characteristic of a low-pass filter is transformed into the upper pass-band half of a band-pass filter. The upper pass-band is then mirrored at the mid frequency, fm (O ¼ 1), into the lower pass-band half.

|A| [dB]

|A| [dB] 0

0 –3

–3

∆Ω 0

1



0

Ω1 1

Ω2



FIGURE 22.31: Low-pass to bandpass transition The corner frequency of the low-pass filter transforms to the lower and upper 3 dB frequencies of the band-pass, O1 and O2. The difference between both frequencies is defined as the normalized bandwidth DO: DO ¼ O2  O1 The normalized mid frequency, where Q ¼ 1, is: Om ¼ 1 ¼ O2  O1 In analogy to the resonant circuits, the quality factor Q is defined as the ratio of the mid frequency (fm) to the bandwidth (B): Q ¼

fm fm 1 1 ¼ ¼ ¼ O2  O1 DO B f2  f1

ð22:8Þ

The simplest design of a band-pass filter is the connection of a high-pass filter and a lowpass filter in series, which is commonly done in wide-band filter applications. Thus, a first-order high-pass and a first-order low-pass provide a second-order band-pass,

www.newnespress.com

715

Active Filters

while a second-order high-pass and a second-order low-pass result in a fourth-order band-pass response. In comparison to wide-band filters, narrow-band filters of higher order consist of cascaded second-order band-pass filters that use the Sallen-Key or the Multiple Feedback (MFB) topology.

22.5.1 Second-Order Bandpass Filter To develop the frequency response of a second-order band-pass filter, apply the transformation in Equation 22.7 to a first-order low-pass transfer function: AðsÞ ¼

A0 1þs

  1 1 Replacing s with sþ DO s yields the general transfer function for a second-order band-pass filter: AðsÞ ¼

A0  DO  s 1 þ DO  s þ s2

ð22:9Þ

When designing band-pass filters, the parameters of interest are the gain at the mid frequency (Am) and the quality factor (Q), which represents the selectivity of a bandpass filter. Therefore, replace A0 with Am and DO with 1/Q (Equation 22.7) and obtain: Am  s Q AðsÞ ¼ 1 1 þ  s þ s2 Q

ð22:10Þ

Figure 22.32 shows the normalized gain response of a second-order band-pass filter for different Qs. The graph shows that the frequency response of second-order band-pass filters gets steeper with rising Q, thus making the filter more selective.

www.newnespress.com

716

Chapter 22 0 –5 Q=1

|A| — Gain — dB

–10 –15 –20 Q = 10 –25 –30 –35 –45 0.1

1 Frequency — Ω

10

FIGURE 22.32: Gain response of a second-order bandpass filter 22.5.1.1 Sallen-Key Topology R C

R VIN

VOUT C

2R

R1

R2

FIGURE 22.33: Sallen-Key bandpass The Sallen-Key band-pass circuit in Figure 22.33 has the following transfer function: AðsÞ ¼

G  RCom  s 1 þ RCom ð3  GÞ  s þ R2 C2 om  s2

www.newnespress.com

Active Filters

717

Through coefficient comparison with Equation 22.10, obtain the following equations: 1 2pRC

mid  frequency :

fm ¼

inner gain :

G ¼ 1þ

gain at f m : filter quality :

R2 R1

Am ¼

G 3G



1 3G

The Sallen-Key circuit has the advantage that the quality factor (Q) can be varied via the inner gain (G) without modifying the mid frequency (fm). A drawback is, however, that Q and Am cannot be adjusted independently. Care must be taken when G approaches the value of 3, because then Am becomes infinite and causes the circuit to oscillate. To set the mid frequency of the band-pass, specify fm and C and then solve for R: R ¼

1 2pf m C

Because of the dependency between Q and Am, there are two options to solve for R2: either to set the gain at mid frequency: R2 ¼

2Am  1 1 þ Am

or to design for a specified Q: R2 ¼

2Q  1 Q

www.newnespress.com

718

Chapter 22

22.5.1.2 Multiple Feedback Topology C

R1

C

VIN

R2 VOUT

R3

FIGURE 22.34: MFB Bandpass The MFB band-pass circuit in Figure 22.34 has the following transfer function: R2 R3 Com  s R1 þ R3 AðsÞ ¼ 2R1 R3 R1 R2 R3 2 Com  s þ C  om2  s2 1þ R1 þ R3 R1 þ R3 

The coefficient comparison with Equation 22.9, yields the following equations: mid  frequency : gain at fm : filter quality : bandwidth :

1 fm ¼ 2pC Am ¼

sffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi R1 þ R3 R1 R2 R3

R2 2R1

Q ¼ pf m R2 C 1 B¼ pR2 C

The MFB band-pass allows to adjust Q, Am, and fm independently. Bandwidth and gain factor do not depend on R3. Therefore, R3 can be used to modify the mid frequency without affecting bandwidth, B, or gain, Am. For low values of Q, the filter can work without R3, however, Q then depends on Am via: Am ¼ 2Q2

www.newnespress.com

719

Active Filters Example 22.5 Second-Order MFB Bandpass Filter with fm ¼ 1 kHz

To design a second-order MFB band-pass filter with a mid frequency of fm ¼ 1 kHz, a quality factor of Q ¼ 10, and a gain of Am ¼ –2, assume a capacitor value of C ¼ 100 nF, and solve the previous equations for R1 through R3 in the following sequence: R2 ¼ R1 ¼ R3 ¼

Q 10 ¼ ¼ 31:8 kO pf m C p  1 kHz  100 nF R2 31:8 kO ¼ ¼ 7:96 kO 4 2Am Am R1 2  7:96 kO ¼ ¼ 80:4O 2 200  2 2Q þ Am

22.5.2 Fourth-Order Bandpass Filter (Staggered Tuning) Figure 22.32 shows that the frequency response of second-order band-pass filters gets steeper with rising Q. However, there are band-pass applications that require a flat gain response close to the mid frequency as well as a sharp pass-band to stop-band transition. These tasks can be accomplished by higher-order band-pass filters. Of particular interest is the application of the low-pass to band-pass transformation onto a second-order low-pass filter, since it leads to a fourth-order band-pass filter. Replacing the S term in Equation 22.2 with Equation 22.7 gives the general transfer function of a fourth-order band-pass: s2  A0 ðDOÞ2 b1 # " AðsÞ ¼ a1 ðDOÞ2 a1  s2 þ DO  s3 þ s4 1 þ DO  s þ 2 þ b1 b1 b1

ð22:11Þ

Similar to the low-pass filters, the fourth-order transfer function is split into two second-or-der band-pass terms. Further mathematical modifications yield: Ami Ami s  as  Qi Qi a   AðsÞ ¼  as 1 s s 2 1þ þ ðasÞ2 1þ þ Q1 Qi a a

ð22:12Þ

www.newnespress.com

720

Chapter 22

Equation 22.12 represents the connection of two second-order band-pass filters in series, where  Ami is the gain at the mid frequency, fmi, of each partial filter.  Qi is the pole quality of each filter  a and 1/a are the factors by witch the mid frequencies of the individual filters, fm1 and fm2, deriver from the mid frequency, fm, of the overall bandpass In a fourth-order band-pass filter with high Q, the mid frequencies of the two partial filters differ only slightly from the overall mid frequency. This method is called staggered tuning. Factor a needs to be determined through successive approximation, using equation 22.13:   a  DO  a1 2 1 ðDOÞ2 þ a2 þ ¼ 0 ð22:13Þ  2  a2 b1 ð1 þ a2 Þ b1 with a1 and b1 being the second-order low-pass coefficients of the desired filter type. To simplify the filter design, Table 22.4 lists those coefficients, and provides the a values for three different quality factors, Q ¼ 1, Q ¼ 10, and Q ¼ 100. Table 22.4: Values of a for different filter types and different Qs Bessel

Butterworth

Tschebyscheff

a1

1.3617

a1

1.4142

a1

1.0650

b1

0.6180

b1

1.0000

b1

1.9305

Q

100

10

1

Q

100

10

1

Q

100

10

1

Do

0.01

0.1

1

DO

0.01

0.1

1

DO

0.01

0.1

1

1.0032

1.0324

1.0033

1.0338

1.39

a

1.438 a

1.0035

1.036 1.4426

a

After a has been determined, all quantities of the partial filters can be calculated using the following equations The mid frequency of filter 1 is: f m1 ¼

www.newnespress.com

fm a

ð22:14Þ

721

Active Filters the mid frequency of filter 2 is: f m2 ¼ f m  a

ð22:15Þ

with fm being the mid frequency of the overall fourth-order band-pass filter. The individual pole quality, Qi, is the same for both filters: Qi ¼ Q 

ð1 þ a2 Þb1 a  a1

ð22:16Þ

with Q being the quality factor of the overall filter. The individual gain (Ami) at the partial mid frequencies, fm1 and fm2, is the same for both filters: rffiffiffiffiffiffiffi Qi Am ð22:17Þ Ami ¼  Q B1 with Am being the gain at mid frequency, fm, of the overall filter. Example 22.6 Fourth-Order Butterworth Bandpass Filter The task is to design a fourth-order Butterworth band-pass with the following parameters:  mid frequency, fm ¼ 10 kHz  bandwidth, B ¼ 1000 Hz  and gain, Am ¼ 1 From Table 22.4 the following values are obtained:  a1 ¼ 1.4142  b1 ¼ 1 

a ¼ 1.036

In accordance with Equations 22.14 and 22.15, the mid frequencies for the partial filters are: f mi ¼

10 kHz ¼ 9:653 kHz and f m2 ¼ 10 kHz  1:036 ¼ 10:36 kHz 1:036

www.newnespress.com

722

Chapter 22

The overall Q is defined as Q þ fm/B, and for this example results in Q ¼ 10. Using Equation 22.16, the Qi of both filters is:  1 þ 1:0362  1 Qi ¼ 10  ¼ 14:15 1:036  1:4142 

With Equation 22.17, the pass-band gain of the partial filters at fm1 and fm2 calculates to:

Ami

14:15  ¼ 10

rffiffiffi 1 ¼ 1:415 1

The Equations 22.16 and 22.17 show that Qi and Ami of the partial filters need to be independently adjusted. The only circuit that accomplishes this task is the MFB band-pass filter in section 22.5.1.2. To design the individual second-order band-pass filters, specify C ¼ 10 nF, and insert the previously determined quantities for the partial filters into the resistor equations of the MFB band-pass filter. The resistor values for both partial filters are calculated below. Filter 1 :

Filter 2 :

Qi 14:15 R21 ¼ ¼ 46:7 kO ¼ p  9:653 kHz  10 nF pf m1 C

R22 ¼

R11 ¼ R11 ¼

R21 46:7 kO ¼ ¼ 16:5 kO 2 1:415 2Ami

R12 ¼

14:15 ¼ 43:5 kO p  10:36 kHz  10 nF R22 ¼ 2Ami

43:5 kO ¼ 15:4 kO 2 1:415

 Ami R11 1:415  16:5 kO Ami R12 1:415  15:4 kO ¼ ¼ ¼ 58:1 O R32 ¼ ¼ 54:2 O 2Q2i þ Ami 2Q2i þ Ami 2  14:152 þ 1:415 2  14:152 þ 1:415

Figure 22.35 compares the gain response of a fourth-order Butterworth band-pass filter with Q ¼ 1 and its partial filters to the fourth-order gain of Example 22.4 with Q ¼ 10.

www.newnespress.com

723

Active Filters 5 A2

A1

0

Q=1

–5 |A| — Gain — dB

Q = 10 –10 –15 –20 –25 –30 –35 100

1k

10 k 100 k f — Frequency — Hz

1M

FIGURE 22.35: Gain Responses of a Fourth-Order Butterworth bandpass and its partial filters

22.6 Band-Rejection Filter Design A band-rejection filter is used to suppress a certain frequency rather than a range of frequencies. Two of the most popular band-rejection filters are the active twin-T and the active Wien-Robinson circuit, both of which are second-order filters. To generate the transfer function of a second-order band-rejection filter, replace the S term of a first-order low-pass response with the transformation in 22.18: DO 1 sþ s

ð22:18Þ

www.newnespress.com

724

Chapter 22

which gives: AðsÞ ¼

A0 ð1 þ s2 Þ 1 þ DO  s þ s2

ð22:19Þ

Thus the pass-band characteristic of the low-pass filter is transformed into the lower pass-band of the band-rejection filter. The lower pass-band is then mirrored at the mid frequency, fm (O = 1), into the upper pass-band half (Figure 22.36).

|A| [dB]

|A| [dB]

0

0

–3

–3

0

1



∆Ω

0

Ω1 1 Ω2



FIGURE 22.36: Low-pass to band-rejection transition The corner frequency of the low-pass transforms to the lower and upper 3-dB frequencies of the band-rejection filter O1 and O2. The difference between both frequencies is the normalized bandwidth △O: DO ¼ Omax  Omin Identical to the selectivity of a band-pass filter, the quality of the filter rejection is defined as: fm 1 Q ¼ ¼ DO B Therefore, replacing O in Equation 22.19 with 1/Q yields: AðsÞ ¼

www.newnespress.com

A0 ð1 þ s2 Þ 1 1 þ  s þ s2 Q

ð22:20Þ

Active Filters

725

22.6.1 Active Twin-T Filter The original twin-T filter, shown in Figure 22.37, is a passive RC-network with a quality factor of Q ¼ 0.25. To increase Q, the passive filter is implemented into the feedback loop of an amplifier, thus turning into an active band-rejection filter, shown in Figure 22.38. C

C R/2

VIN R

VOUT R

2C

FIGURE 22.37: Passive Twin-T Filter

C

C R/2

VIN R

R

VOUT

2C

R1

R2

FIGURE 22.38: Active Twin-T Filter

The transfer function of the active twin-T filter is: AðsÞ ¼

kð1 þ s2 Þ 1 þ 2ð2  kÞ  s þ s2

ð22:21Þ

www.newnespress.com

726

Chapter 22

Comparing the variables of Equation 22.21 with Equation 22.20 provides the equations that determine the filter parameters: 1 2pRC R2 G ¼ 1þ R1 A0 ¼ G 1 Q ¼ 2ð2  GÞ

fm ¼

mid-frequency: inner gain: pass-band gain: rejection quality:

The twin-T circuit has the advantage that the quality factor (Q) can be varied via the inner gain (G) without modifying the mid frequency (fm). However, Q and Am cannot be adjusted independently. To set the mid frequency of the band-pass, specify fm and C, and then solve for R: R ¼

1 2pf m C

Because of the dependency between Q and Am, there are two options to solve for R2: either to set the gain at mid-frequency: R2 ¼ ðA0  1ÞR1 or to design for a specific Q: R2 ¼ R1

22.6.2



 1 1 2Q

Active Wien-Robinson filter

The Wien-Robinson bridge in Figure 22.39 is a passive band-rejection filter with differential output. The output voltage is the difference between the potential of a constant voltage divider and the output of a band-pass filter. Its Q-factor is close to that

www.newnespress.com

Active Filters

727

VIN R

2R1

C

VOUT

R

C

R1

FIGURE 22.39: Passive Wien-Robinson bridge

of the twin-T circuit. To achieve higher values of Q, the filter is connected into the feedback loop of an amplifier. The active Wien-Robinson filter in Figure 22.40 has the transfer function:

AðsÞ ¼  with a ¼

 b  1 þ s2 1þa

3  s þ s2 1þa R2 and; b ¼ R4



R2 R3

ð22:22Þ

R3 R2 VIN

R1

2R1

R4 C

R

VOUT

C R

FIGURE 22.40: Active Wien-Robinson filter

www.newnespress.com

728

Chapter 22

Comparing the variables of Equation 22.22 with Equation 22.20 provides the equations that determine the filter parameters: 1 2pRC b A0 ¼  1þa 1þa Q ¼ 3 fm ¼

mid-frequency : pass-band gain : rejection quality :

To calculate the individual component values, establish the following design procedure: 1) Define fm and C and calculate R with: R ¼

1 2pf m C

2) Specify Q and determine a via: a ¼ 3Q  1

3) Specify A0 and determine b via:

b ¼ A0  3Q

4) Define R2 and calculate R3 and R4 with: R3 ¼

R2 a

R4 ¼

R2 b

and,

In comparison to the twin-T circuit, the Wien-Robinson filter allows modification of the pass-band gain, A0, without affecting the quality factor, Q. If fm is not completely suppressed due to component tolerances of R and C, a fine-tuning of the resistor 2R2 is required. Figure 22.41 shows a comparison between the filter response of a passive band-rejection filter with Q ¼ 0.25, and an active second-order filter with Q ¼ 1, and Q ¼ 10.

www.newnespress.com

Active Filters

729

0

–5 |A| — Gain — dB

Q = 10 Q=1 –10

Q = 0.25

–15

–20 1

10

100 Frequency — Ω

1k

10 k

FIGURE 22.41: Comparison of Q between passive and active band-rejection filters

22.7 All-Pass Filter Design In comparison to the previously discussed filters, an all-pass filter has a constant gain across the entire frequency range, and a phase response that changes linearly with frequency. Because of these properties, all-pass filters are used in phase compensation and signal delay circuits. Similar to the low-pass filters, all-pass circuits of higher order consist of cascaded first-order and second-order all-pass stages. To develop the all-pass transfer function from a low-pass response, replace A0 with the conjugate complex denominator. The general transfer function of an allpass is then: P

AðsÞ ¼

i ð1  ai s þ bi s2 Þ P

i ð1 þ ai s þ bi s2 Þ

ð22:23Þ

www.newnespress.com

730

Chapter 22

with ai and bi being the coefficients of a partial filter. The all-pass coefficients are listed in Table 22.12 of Section 22.9. Expressing Equation 22.23 in magnitude and phase yields: qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi P 2 i 1  bi O2 þ ai 2 O2  e  ja AðsÞ ¼ P qffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi 2 i 1  bi O2 þ ai 2 O2  eþja

ð22:24Þ

This gives a constant gain of 1, and a phase shift, j, of: f ¼  2a ¼  2

X

arctan

i

ai O 1  bi O2

ð22:25Þ

To transmit a signal with minimum phase distortion, the all-pass filter must have a constant group delay across the specified frequency band. The group delay is the time by which the all-pass filter delays each frequency within that band. pffiffiffi The frequency at which the group delay drops to 1= 2 times its initial value is the corner frequency, fC. The group delay is defined through: df ð22:26Þ tgr ¼  do To present the group delay in normalized form, refer tgr to the period of the corner frequency, TC, of the all-pass circuit: Tgr ¼

tgr oC ¼ tgr  f C ¼ tgr  2p TC

ð22:27Þ

Substituting tgr through Equation 22.26 gives: Tgr ¼ 

1 df  2p dO

ð22:28Þ

Inserting the term in Equation 22.25 into Equation 22.28 and completing the derivation, results in:   ai 1 þ bi O2 1X   Tgr ¼ ð22:29Þ p i 1 þ a21  2b1  O2 þ b21 O4

www.newnespress.com

731

Active Filters

Setting O ¼ 0 in Equation 22.29 gives the group delay for the low frequencies, 0 < O < 1, which is: Tgr0 ¼

1X ai p i

ð22:30Þ

The values for Tgr0 are listed in Table 22. 12, Section 22.9, from the first to the tenth order. In addition, Figure 22.42 shows the group delay response versus the frequency for the first ten orders of all-pass filters.

Tgr — Normalized Group Delay — s/s

3.5 3

10th Order 9th Order 8th Order

2.5 2

7th Order 6th Order 5th Order

1.5 1

4th Order 3rd Order 2nd Order

0.5 0 0.01

1st Order 0.1

1 Frequency — Ω

10

100

FIGURE 22.42: Frequency Response of the Group Delay for the First 10 Filter Orders

22.7.1 First-Order All-Pass Filter Figure 22.43 shows a first-order all-pass filter with a gain of þ1 at low frequencies and a gain of 1 at high frequencies. Therefore, the magnitude of the gain is 1, while the phase changes from 0 to –180 .

www.newnespress.com

732

Chapter 22 R1

R1

VIN

VOUT

R

C

FIGURE 22.43: First-order all-pass

The transfer function of the circuit above is: AðsÞ ¼

1  RCoC  s 1 þ RCoC  s

The coefficient comparison with Equation 22.23 (b1 = 1), results in: ai ¼ RC  2pf C

ð22:31Þ

To design a first-order all-pass, specify fC and C and then solve for R: R ¼

ai 2pf C  C

ð22:32Þ

Inserting Equation 22.31 into 22.30 and substituting oC with Equation 22.27 provides the maximum group delay of a first-order all-pass filter: tgr0 ¼ 2RC

22.7.2

ð22:33Þ

Second-Order All-Pass Filter

Figure 22.44 shows that one possible design for a second-order all-pass filter is to subtract the output voltage of a second-order band-pass filter from its input voltage.

www.newnespress.com

733

Active Filters C

VIN

R1

C

R

R2

R3 VOUT R

FIGURE 22.44: Second-order all-pass filter The transfer function of the circuit in Figure 22.44 is: AðsÞ ¼

1 þ ð2R1  aR2 ÞCoC  s þ R1 R2 C2 oC2  s2 1 þ 2R1 CoC  s þ R1 R2 C2 oC2  s2

The coefficient comparison with Equation 22.23 yields: a1 ¼ 4pf C R1 C

ð22:34Þ

b1 ¼ a1 pf C R2 C

ð22:35Þ

a12 R ¼ b1 R3

ð22:36Þ

a ¼

To design the circuit, specify fC, C, and R, and then solve for the resistor values: R1 ¼

a1 4pf C C

ð22:37Þ

R2 ¼

b1 a1 pf C C

ð22:38Þ

R3 ¼

R a

ð22:39Þ

Inserting Equation 22.34 into Equation 22.30 and substituting oC with Equation 22.27 gives the maximum group delay of a second-order all-pass filter: tgr0 ¼ 4R1 C

ð22:40Þ

www.newnespress.com

734

22.7.3

Chapter 22

Higher-Order All-Pass Filter

Higher-order all-pass filters consist of cascaded first-order and second-order filter stages. Example 22.7 2-ms Delay All-Pass Filter A signal with the frequency spectrum, 0 < f < 1 kHz, needs to be delayed by 2 ms. To keep the phase distortions at a minimum, the corner frequency of the all-pass filter must be fC 1 kHz. Equation 22.27 determines the normalized group delay for frequencies below 1 kHz: Tgr0 ¼

tgr0 ¼ 2 ms  1 kHz ¼ 2:0 TC

Figure 22.42 confirms that a seventh-order all-pass is needed to accomplish the desired delay. The exact value, however, is Tgr0 ¼ 2.1737. To set the group delay to precisely 2 ms, solve Equation 22.27 for fC and obtain the corner frequency: fC ¼

Tgr0 ¼ 1:087 kHz tgr0

To complete the design, look up the filter coefficients for a seventh-order all-pass filter, specify C, and calculate the resistor values for each partial filter. Cascading the first-order all-pass with the three second-order stages results in the desired seventh-order all-pass filter (Figure 22.45).

22.8 Practical Design Hints This section introduces DC-biasing techniques for filter designs in single-supply applications, which are usually not required when operating with dual supplies. It also provides recommendations on selecting the type and value range of capacitors and resistors as well as the decision criteria for choosing the correct op-amp.

22.8.1

Filter Circuit Biasing

The filter diagrams in this chapter are drawn for dual supply applications. The opamp operates from a positive and a negative supply, while the input and the output voltage are referenced to ground (Figure 22.46).

www.newnespress.com

Active Filters R11

C2

R11 R12

VIN

R1

735

C2

R22

R2 R32

R2

C1

C3

R13

C3

R23

R3 R33

R3

C4

R34

C4

R34

R4 R34 VOUT R4

FIGURE 22.45: Seventh-order all-pass filter

+VCC R2 C1

R1

VIN

VOUT

– VCC

FIGURE 22.46: Dual-supply filter circuit

www.newnespress.com

736

Chapter 22 +VCC R2

RB CIN

R1

VIN VMID

VOUT

RB

FIGURE 22.47: Single-supply filter circuit For the single-supply circuit in Figure 22.47, the lowest supply voltage is ground. For a symmetrical output signal, the potential of the noninverting input is level-shifted to midrail. The coupling capacitor, CIN in Figure 22.47, AC-couples the filter, blocking any unknown DC level in the signal source. The voltage divider, consisting of the two equal-bias resistors RB, divides the supply voltage to VMID and applies it to the inverting op-amp input. For simple filter input structures, passive RC networks often provide a low-cost biasing solution. In the case of more complex input structures, such as the input of a secondorder low-pass filter, the RC network can affect the filter characteristic. Then it is necessary to either include the biasing network into the filter calculations, or to insert an input buffer between biasing network and the actual filter circuit, as shown in Figure 22.48. +VCC C2

RB

CIN

VIN

+VCC

VMID RB

VMID

R1

R2

VMID

C1

FIGURE 22.48: Biasing a Sallen-Key low-pass

www.newnespress.com

VMID VOUT

Active Filters

737

CIN AC-couples the filter, blocking any DC level in the signal source. VMID is derived from VCC via the voltage divider. The op-amp operates as a voltage follower and as an impedance converter. VMID is applied via the DC path, R1 and R2, to the noninverting input of the filter amplifier. Note that the parallel circuit of the resistors, RB , together with CIN create a high-pass filter. To avoid any effect on the low-pass characteristic, the corner frequency of the input high-pass must be low versus the corner frequency of the actual low-pass. The use of an input buffer causes no loading effects on the low-pass filter, thus keeping the filter calculation simple. In the case of a higher-order filter, all following filter stages receive their bias level from the preceding filter amplifier. Figure 22.49 shows the biasing of an multiple feedback (MFB) low-pass filter. +VCC

+VCC R2

CIN

VIN

RB

C1

VMID

R1

VMID

RB

+VCC

R3

C2

VOUT

RB VMID CB

RB

VMID to further filter stages

FIGURE 22.49: Biasing a second-order MFB low-pass filter The input buffer decouples the filter from the signal source. The filter itself is biased via the noninverting amplifier input. For that purpose, the bias voltage is taken from the output of a VMID generator with low output impedance. The op-amp operates as a difference amplifier and subtracts the bias voltage of the input buffer from the bias voltage of the VMID generator, thus yielding a DC potential of VMID at zero input signal.

www.newnespress.com

738

Chapter 22

A low-cost alternative is to remove the op-amp and to use a passive biasing network instead. However, to keep loading effects at a minimum, the values for RB must be significantly higher than without the op-amp. The biasing of a Sallen-Key and an MFB high-pass filter is shown in Figure 22.50. The input capacitors of high-pass filters already provide the AC-coupling between filter and signal source. Both circuits use the VMID generator from Figure 22.50 for biasing. While the MFB circuit is biased at the noninverting amplifier input, the Sallen-Key high-pass is biased via the only DC path available, which is R1. In the AC circuit, the input signals travel via the low output impedance of the op-amp to ground.

+VCC +VCC

C2

R2 C

VIN

R1

C

C1=C

C3=C

VIN

R1

VOUT

VOUT R2

VMID

VMID +VCC RB VMID CB

RB

FIGURE 22.50: Biasing a Sallen-Key and an MFB high-pass filter

22.8.2

Capacitor selection

The tolerance of the selected capacitors and resistors depends on the filter sensitivity and on the filter performance. Sensitivity is the measure of the vulnerability of a filter’s performance to changes in component values. The important filter parameters to consider are the corner frequency, fC, and Q.

www.newnespress.com

Active Filters

739

For example, when Q changes by 2% due to a 5% change in the capacitance value, then the sensitivity of Q to capacity changes is expressed as: S Q/C ¼ 2%/5% ¼ 0.4 %/% The following sensitivity approximations apply to second-order Sallen-Key and MFB filters: S

Q Q fC fC %  S  S  S  0:5 C R % C R

Although 0.5 %/% is a small difference from the ideal parameter, in the case of higherorder filters, the combination of small Q and fC differences in each partial filter can significantly modify the overall filter response from its intended characteristic. Figures 22.51 and 22.52 show how an intended eighth-order Butterworth low-pass can turn into a low-pass with Tschebyscheff characteristic mainly due to capacitance changes from the partial filters.

9

A4R A4

7.5

|A| — Gain — dB

6 4.5 3 1.5

A2

A2R

A3R A3

0 –1.5 A1 –3 10 k

A1R 100 k f — Frequency — Hz

FIGURE 22.51: Differences in Q and fC in the partial filters of an eighth-order Butterworth low-pass

www.newnespress.com

740

Chapter 22 0.4 A – Real 0 A – Ideal

|A| — Gain — dB

–0.4 –0.8 –1.2 –1.6 –2 –2.4 –2.8 1k

10 k f — Frequency — Hz

100 k

FIGURE 22.52: Modification of the intended Butterworth response to a Tschebyscheff-type characteristic Figure 22.51 shows the differences between the ideal and the actual frequency responses of the four partial filters. The overall filter responses are shown in Figure 22.52. The difference between ideal and real response peaks with 0.35 dB at approximately 30 kHz, which is equivalent to an enormous 4.1% gain error can be seen. If this filter is intended for a data acquisition application, it could be used at best in a 4-bit system. In comparison, if the maximum full-scale error of a 12-bit system is given with ½ LSB, then maximum pass-band deviation would be – 0.001 dB, or 0.012%. To minimize the variations of fC and Q, NPO (COG) ceramic capacitors are recommended for high-performance filters. These capacitors hold their nominal value over a wide temperature and voltage range. The various temperature characteristics of ceramic capacitors are identified by a three-symbol code such as: COG, X7R, Z5U, and Y5V. COG-type ceramic capacitors are the most precise. Their nominal values range from 0.5 pF to approximately 47 nF with initial tolerances from 0.25 pF for smaller values

www.newnespress.com

Active Filters

741

and up to 1% for higher values. Their capacitance drift over temperature is typically 30ppm/ C. X7R-type ceramic capacitors range from 100 pF to 2.2 mF with an initial tolerance of þ1% and a capacitance drift over temperature of 15%. For higher values, tantalum electrolytic capacitors should be used. Other precision capacitors are silver mica, metallized polycarbonate, and for high temperatures, polypropylene or polystyrene. Since capacitor values are not as finely subdivided as resistor values, the capacitor values should be defined prior to selecting resistors. If precision capacitors are not available to provide an accurate filter response, then it is necessary to measure the individual capacitor values, and to calculate the resistors accordingly. For high performance filters, 0.1% resistors are recommended.

22.8.3 Component Values Resistor values should stay within the range of 1 kO to 100 kO. The lower limit avoids excessive current draw from the op-amp output, which is particularly important for single-supply op-amps in power-sensitive applications. Those amplifiers have typical output currents of between 1 mA and 5 mA. At a supply voltage of 5V, this current translates to a minimum of 1 kO. The upper limit of 100 kO is to avoid excessive resistor noise. Capacitor values can range from 1 nF to several mF. The lower limit avoids coming too close to parasitic capacitances. If the common-mode input capacitance of the opamp, used in a Sallen-Key filter section, is close to 0.25% of C1, (C1/400), it must be considered for accurate filter response. The MFB topology, in comparison, does not require in-put-capacitance compensation.

22.8.4 Op-Amp Selection The most important op-amp parameter for proper filter functionality is the unity-gain bandwidth. In general, the open-loop gain (AOL) should be 100 times (40 dB above) the peak gain (Q) of a filter section to allow a maximum gain error of 1%.

www.newnespress.com

742

Chapter 22 |A| [dB] AOL

40 dB⬘

APEAK A A0 0 fT f / Hz

fP

FIGURE 22.53: Open-loop gain (AOL) and filter response (A) The following equations are good rules of thumb to determine the necessary unity-gain bandwidth of an op-amp for an individual filter section. 1) First-order filter: f T ¼ 100  Gain  f C 2) Second-order filter (Q < 1): f T ¼ 100  Gain  f c  ki

with ki ¼

f ci fc

3) Second-order filter (Q > 1): fc f T ¼ 100  Gain  ai

sffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi Q2i  0:5 Q2i  0:25

For example, a fifth-order, 10-kHz, Tschebyscheff low-pass filter with 3-dB pass-band ripple and a DC gain of A0 ¼ 2 has its worst case Q in the third filter section. With Q3 ¼ 8.82 and a3 ¼ 0.1172, the op-amp needs to have a unity-gain bandwidth of: 10 kHz f T ¼ 100  2  0:1172

www.newnespress.com

sffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi 8:822  0:5 ¼ 17 MHz 8:822  0:25

Active Filters

743

In comparison, a fifth-order unity-gain, 10-kHz, Butterworth low-pass filter has a worst case Q of Q3 ¼ 1.62; a3 ¼ 0.618. Due to the lower Q value, fT is also lower and calculates to only: sffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffiffi 10 kHz 1:622  0:5 f T ¼ 100  ¼ 1:5 MHz 0:618 1:622  0:25 Besides good DC performance, low noise, and low signal distortion, another important parameter that determines the speed of an op-amp is the slew rate (SR). For adequate full-power response, the slew rate must be greater than: SR ¼ p  VPP  f C For example, a single-supply, 100-kHz filter with 5 VPP output requires a slew rate of at least: SR ¼ p  5V  100 kHz ¼ 1:57

V ms

Texas Instruments offers a wide range of op-amps for high-performance filters in single supply applications. Table 22.5 provides a selection of single-supply amplifiers sorted in order of rising slew rate.

Table 22.5: Single-Supply Op-Amp Selection Guide (TA = 25 C, VCC = 5V) OP-AMP

BW (MHz)

TLV2721

0.51

TLC2201A

SR (V/s)

VIO (mV)

11

0.18

0.6

20

1.8

159

2.5

0.6

8

TLV2771A

4.8

572

9

1.9

21

TLC071

10

1000

16

1.5

7

TLE2141

5.9

2800

45

0.5

10.5

THS4001

270

127 MHz (1VPP)

400

6

7.5

FPR (kHz)

Noise (nV/Hz)

www.newnespress.com

744

Chapter 22

22.9 Filter coefficient tables The following tables contain the coefficients for the three filter types, Bessel, Butterworth and Tschebyscheff. The Tschebyscheff tables (Table 22.9) are split into categories for the following pass-band ripples: 0.5 dB, 1 dB, 2 dB, and 3 dB. The table headers consist of the following quantities: n

is the filter order.

i

is the number of the partial filter.

ai, bi

are the filter coefficients.

ki

is the ratio of the corner frequency of a partial filter, fCi, to the corner frequency of the overall filter, fC. This ratio is used to determine the unity-gain bandwidth of the op-amp, as well as to simplify the test of a filter design by measuring fCi and comparing it to fC.

Qi

is the quality factor of the partial filter.

fi / fC

this ratio is used for test purposes of the allpass filters, where fi is the frequency, at which the phase is 180 for a second-order filter, respectively 90 for a first-order all-pass.

Tgr0

is the normalized group delay of the overall all-pass filter.

www.newnespress.com

745

Active Filters Table 22.6: Bessel coefficients n

i

ai

bi

ki = fci/fc

Qi

1

1

1.0000

0.0000

1.000



2

1

1.3617

0.6180

1.000

0.58

3

1 2

0.7560 0.9996

0.0000 0.4772

1.323 1.414

— 0.69

4

1 2

1.3397 0.7743

0.4889 0.3890

0.978 1.797

0.52 0.81

5

1 2 3

0.6656 1.1402 0.6216

0.0000 0.4128 0.3245

1.502 1.184 2.138

— 0.56 0.92

6

1 2 3

1.2217 0.9686 0.5131

0.3887 0.3505 0.2756

1.063 1.431 2.447

0.51 0.61 1.02

7

1 2 3 4

0.5937 1.0944 0.8304 0.4332

0.0000 0.3395 0.3011 0.2381

1.648 1.207 1.695 2.731

— 0.53 0.66 1.13

8

1 2 3 4

1.1112 0.9754 0.7202 0.3728

0.3162 0.2979 0.2621 0.2087

1.164 1.381 1.963 2.992

0.51 0.56 0.71 1.23

9

1 2 3 4 5

0.5386 1.0244 0.8710 0.6320 0.3257

0.0000 0.2834 0.2636 0.2311 0.1854

1.857 1.277 1.574 2.226 3.237

— 0.52 0.59 0.76 1.32

10

1 2 3 4 5

1.0215 0.9393 0.7815 0.5604 0.2883

0.2650 0.2549 0.2351 0.2059 0.1665

1.264 1.412 1.780 2.479 3.466

0.50 0.54 0.62 0.81 1.42

746

Chapter 22 Table 22.7: Butterworth coefficients n

i

ai

bi

Ki =ci/fc

Qi

1

1

1.0000

0.0000

1.000



2

1

1.4142

1.0000

1.000

0.71

3

1 2

1.0000 1.0000

0.0000 1.0000

1.000 1.272

— 1.00

4

1 2

1.8478 0.7654

1.0000 1.0000

0.719 1.390

0.54 1.31

5

1 2 3

1.0000 1.6180 0.6180

0.0000 1.0000 1.0000

1.000 0.859 1.448

— 0.62 1.62

6

1 2 3

1.9319 1.4142 0.5176

1.0000 1.0000 1.0000

0.676 1.000 1.479

0.52 0.71 1.93

7

1 2 3 4

1.0000 1.8019 1.2470 0.4450

0.0000 1.0000 1.0000 1.0000

1.000 0.745 1.117 1.499

— 0.55 0.80 2.25

8

1 2 3 4

1.9616 1.6629 1.1111 0.3902

1.0000 1.0000 1.0000 1.0000

0.661 0.829 1.206 1.512

0.51 0.60 0.90 2.56

9

1 2 3 4 5

1.0000 1.8794 1.5321 1.0000 0.3473

0.0000 1.0000 1.0000 1.0000 1.0000

1.000 0.703 0.917 1.272 1.521

— 0.53 0.65 1.00 2.88

10

1 2 3 4 5

1.9754 1.7820 1.4142 0.9080 0.3129

1.0000 1.0000 1.0000 1.0000 1.0000

0.655 0.756 1.000 1.322 1.527

0.51 0.56 0.71 1.10 3.20

www.newnespress.com

747

Active Filters Table 22.8: Tschebyscheff coefficients for 0.5-dB pass-band ripple n

i

ai

bi

ki = fci/fc

Qi

1

1

1.0000

0.0000

1.000



2

1

1.3614

1.3827

1.000

0.86

3

1 2

1.8636 0.0640

0.0000 1.1931

0.537 1.335

— 1.71

4

12

2.6282 0.3648

3.4341 1.1509

0.538 1.419

0.71 2.94

5

1 2 3

2.9235 1.3025 0.2290

0.0000 2.3534 1.0833

0.342 0.881 1.480

— 1.18 4.54

6

1 2 3

3.8645 0.7528 0.1589

6.9797 1.8573 1.0711

0.366 1.078 1.495

0.68 1.81 6.51

7

1 2 3 4

4.0211 1.8729 0.4861 0.1156

0.0000 4.1795 1.5676 1.0443

0.249 0.645 1.208 1.517

— 1.09 2.58 8.84

8

1

5.1117

0.276

0.68

2 3 4

1.0639 0.3439 0.0885

11.960 7 2.9365 1.4206 1.0407

0.844 1.284 1.521

1.61 3.47 11.53

9

1 2 3 4 5

5.1318 2.4283 0.6839 0.2559 0.0695

0.0000 6.6307 2.2908 1.3133 1.0272

0.195 0.506 0.989 1.344 1.532

— 1.06 2.21 4.48 14.58

10

1

6.3648

0.222

0.67

2 3 4 5

1.3582 0.4822 0.1994 0.0563

18.369 5 4.3453 1.9440 1.2520 1.0263

0.689 1.091 1.381 1.533

1.53 2.89 5.61 17.99

www.newnespress.com

748

Chapter 22 Table 22.9: Tschebyscheff coefficients for 1-dB pass-band ripple n

i

ai

bi

ki = fci/fc

Qi

1

1

1.0000

0.0000

1.000



2

1

1.3022

1.5515

1.000

0.96

3

1 2

2.2156 0.5442

0.0000 1.2057

0.451 1.353

— 2.02

4

1 2

2.5904 0.3039

4.1301 1.1697

0.540 1.417

0.78 3.56

5

1 2 3

3.5711 1.1280 0.1872

0.0000 2.4896 1.0814

0.280 0.894 1.486

— 1.40 5.56

6

1 2 3

3.8437 0.6292 0.1296

8.5529 1.9124 1.0766

0.366 1.082 1.493

0.76 2.20 8.00

7

1 2 3 4

4.9520 1.6338 0.3987 0.0937

0.0000 4.4899 1.5834 1.0432

0.202 0.655 1.213 1.520

— 1.30 3.16 10.90

8

1

5.1019

0.276

0.75

2 3 4

0.8916 0.2806 0.0717

14.760 8 3.0426 1.4334 1.0432

0.849 1.285 1.520

1.96 4.27 14.24

9

1 2 3 4 5

6.3415 2.1252 0.5624 0.2076 0.0562

0.0000 7.1711 2.3278 1.3166 1.0258

0.158 0.514 0.994 1.346 1.533

— 1.26 2.71 5.53 18.03

10

1

6.3634

0.221

0.75

2 3 4 5

1.1399 0.3939 0.1616 0.0455

22.746 8 4.5167 1.9665 1.2569 1.0277

0.694 1.093 1.381 1.532

1.86 3.56 6.94 22.26

www.newnespress.com

749

Active Filters Table 22.10: Tschebyscheff coefficients for 2-dB pass-band ripple n

i

ai

bi

ki = fci/fc

Qi

1

1

1.0000

0.0000

1.000



2

1

1.1813

1.7775

1.000

1.13

3

1 2

2.7994 0.4300

0.0000 1.2036

0.357 1.378

— 2.55

4

1 2

2.4025 0.2374

4.9862 1.1896

0.550 1.413

0.93 4.59

5

1 2 3

4.6345 0.9090 0.1434

0.0000 2.6036 1.0750

0.216 0.908 1.493

— 1.78 7.23

6

1

3.5880

0.373

0.90

2 3

0.4925 0.0995

10.464 8 1.9622 1.0826

1.085 1.491

2.84 10.46

7

1 2 3 4

6.4760 1.3258 0.3067 0.0714

0.0000 4.7649 1.5927 1.0384

0.154 0.665 1.218 1.523

— 1.65 4.12 14.28

8

1

4.7743

0.282

0.89

2 3 4

0.6991 0.2153 0.0547

18.151 0 3.1353 1.4449 1.0461

0.853 1.285 1.518

2.53 5.58 18.39

9

1 2 3 4 5

8.3198 1.7299 0.4337 0.1583 0.0427

0.0000 7.6580 2.3549 1.3174 1.0232

0.120 0.522 0.998 1.349 1.536

— 1.60 3.54 7.25 23.68

10

1

5.9618

0.226

0.89

2 3 4 5

0.8947 0.3023 0.1233 0.0347

28.037 6 4.6644 1.9858 1.2614 1.0294

0.697 1.094 1.380 1.531

2.41 4.66 9.11 29.27

www.newnespress.com

750

Chapter 22 Table 22.11: Tschebyscheff coefficients for 3-dB pass-band ripple n

i

ai

bi

ki = fci/fc

Qi

1

1

1.0000

0.0000

1.000



2

1

1.0650

1.9305

1.000

1.30

3

1 2

3.3496 0.3559

0.0000 1.1923

0.299 1.396

— 3.07

4

1 2

2.1853 0.1964

5.5339 1.2009

0.557 1.410

1.08 5.58

5

1 2 3

5.6334 0.7620 0.1172

0.0000 2.6530 1.0686

0.178 0.917 1.500

— 2.14 8.82

6

1

3.2721

0.379

1.04

2 3

0.4077 0.0815

11.677 3 1.9873 1.0861

1.086 1.489

3.46 12.78

7

1 2 3 4

7.9064 1.1159 0.2515 0.0582

0.0000 4.8963 1.5944 1.0348

0.126 0.670 1.222 1.527

— 1.98 5.02 17.46

8

1

4.3583

0.286

1.03

2 3 4

0.5791 0.1765 0.0448

20.294 8 3.1808 1.4507 1.0478

0.855 1.285 1.517

3.08 6.83 22.87

1

0.0000

0.098



2 3 4 5

10.175 9 1.4585 0.3561 0.1294 0.0348

7.8971 2.3651 1.3165 1.0210

0.526 1.001 1.351 1.537

1.93 4.32 8.87 29.00

1

5.4449

0.230

1.03

2 3 4 5

0.7414 0.2479 0.1008 0.0283

31.378 8 4.7363 1.9952 1.2638 1.0304

0.699 1.094 1.380 1.530

2.94 5.70 11.15 35.85

9

10

www.newnespress.com

751

Active Filters Table 22.12: All-pass coefficients n

i

ai

bi

ki = fci/fc

Qi

igr

1

1

0.6436

0.0000

1.554



0.204 9

2

1

1.6278

0.8832

1.064

0.58

0.518 1

3

1

1.1415

0.0000

0.876



0.843 7

2

1.5092

1.0877

0.959

0.69

1

2.3370

1.4878

0.820

0.52

2

1.3506

1.1837

0.919

0.81

1

1.2974

0.0000

0.771



2 3

2.2224 1.2116

1.5685 1.2330

0.798 0.901

0.56 0.92

0

1

2.6117

1.7763

0.750

0.51

1.839 5

2 3

2.0706 1.0967

1.6015 1.2596

0.790 0.891

0.61 1.02

1

1.3735

0.0000

0.728



2 3 4

2.5320 1.9211 1.0023

1.8169 1.6116 1.2743

0.742 0.788 0.886

0.53 0.66 1.13

1

2.7541

1.9420

0.718

0.51

2 3 4

2.4174 1.7850 0.9239

1.8300 1.6101 1.2822

0.739 0.788 0.883

0.56 0.71 1.23

1

1.4186

0.0000

0.705



2 3 4 5

2.6979 2.2940 1.6644 0.8579

1.9659 1.8282 1.6027 1.2862

0.713 0.740 0.790 0.882

0.52 0.59 0.76 1.32

4

5

6

7

8

9

1.173 8 1.506

2.173 7

2.508 4

2.843 4

www.newnespress.com

752

Chapter 22

References D. Johnson and J. Hilburn, Rapid Practical Designs of Active Filters, John Wiley & Sons, 1975. U. Tietze and Ch. Schenk, Halbleiterschaltungstechnik, Springer-Verlag, 1980. H. Berlin, Design of Active Filters with Experiments, Howard W. Sams & Co, 1979. M. Van Falkenburg, Analog Filter Design, Oxford University Press, 1982. S. Franko, Design with Operational Amplifiers and Analog Integrated Circuits, McGrawHill, 1988.

www.newnespress.com

CHAPTER 23

Radio-Frequency (RF) Circuits Ian Hickman

Radio-frequency equipment is used for a vast range of purposes, including heat treating special steels, medical diathermy treatment for cancer, heat sealing plastic bags, and experiments in atomic physics. Nevertheless, as the name implies, the original use was in connection with the transmission of information by radio waves. The earliest form of this was wireless telegraphy (WT) using Morse code. This was followed by wireless telephony and, much later, broadcasting—radio and television. So, before diving into RF circuits in detail, a word might be in order about the different forms of modulation employed to impress the information to be transmitted onto the radio wave.

23.1 Modulation of Radio Waves Figure 23.1A shows how information is transmitted by means of an interrupted continuous wave, often called simply continuous wave (CW). This type of modulation is frequently employed in the high-frequency (HF) band; that is, from 1.6 to 30 MHz. In a simple transmitter either the oscillator would be “keyed” on and off with a Morse key, or alternatively the drive signal or the power supply to the output stage would be likewise keyed. In the simplest possible transmitter there would be no separate output stage, only a keyed oscillator. Using CW, amateur radio enthusiasts can contact others in any country in the world using only a few watts, but only as and when propagation conditions are favorable. Broadcasting on medium wave (MW) uses amplitude modulation, which is illustrated in Figure 23.lB. Here, the frequency of the radio-frequency or carrier wave does not change, but its amplitude is modulated in sympathy with the program material, usually

www.newnespress.com

FIGURE 23.1: Types of modulation of radio waves. (A) CW modulation. The letters CQ in Morse (seek you?) are used by amateurs to invite a response from any other amateur on the band, to set up a QSO (Morse conversation). (B) AM: 100% modulation by a single sinusoidal tone shown. (c) SSB (USB) modulation. Note that with two-tone modulation, the signal is indistinguishable from a double-sideband suppressed carrier signal with a suppressed carrier frequency of = (fu1 + fu2)/2. This can be seen by subtracting the carrier component from the 100% AM signal in (b).

www.newnespress.com

FIGURE 23.1: (Cont’d) The upper and lower halves of the envelope will then overlap as in (C), with the RF phase alternating between 0˚ and 180˚ in successive lobes. (D) FM. For maximum resultant phase deviation w up to about 60˚ as shown, third- and higher-order sidebands are insignificant. (E) Reduction of phase deviation when a phase modulated signal passes through a frequency divider chain, showing—for example—how a divide-by-4 (two-stage binary divider) reduced modulation index by a factor of 4.

www.newnespress.com

756

Chapter 23

speech or music. This gives rise to sidebands, which are limited to –4.5 kHz about the carrier frequency by limiting the bandwidth of the baseband modulating signal to 4.5 kHz maximum. This helps to minimize interference between adjacent stations on the crowded MW band, where frequency allocations are only 9 kHz apart (10 kHz in the USA). With maximum modulation by a single sinusoidal tone, the transmitted power is 50% greater than with no modulation; this is the 100% modulation case. Note that the power in the carrier is unchanged from the 0% or unmodulated case. Thus, at best only one-third of the transmitted power actually conveys the program information, and during average program material the proportion is much lower even than this. For this reason, the single-sideband (SSB) mode of modulation has become very popular for voice communication at HF. With this type of modulation, illustrated in Figure 23.1C, only one of the two sidebands is transmitted, the other and the carrier being suppressed. As there is no carrier, all of the transmitted power represents wanted information, and as all of this is concentrated in one sideband, “spectrum occupancy” is halved. At the receiver, the missing carrier must be supplied from a carrier reinsertion oscillator at exactly the appropriate frequency in order to demodulate the signal and recover the original. Although this is a trivial exercise with modern synthesized receivers, historically it was difficult. Amplitude modulation, with its uncritical tuning requirements, continues to be used by broadcasters for both local audiences on MW and international broadcasting on SW. There are a number of bands of frequencies allocated by international agreement to broadcasting in the short-wave band between 1.6 and 30 MHz. Figure 23.1D illustrates frequency modulation. FM was proposed as a modulation method even before the establishment of AM broadcasting, but any enthusiasm for it waned as a result of an analysis which showed that it produced sidebands exceeding greatly the bandwidth of the baseband signal [Ref. 23.1].With the limited bandwidth available in the LW and MW bands, this was obviously an undesirable characteristic. However, following the Second World War the technology had advanced to the point where it was possible to use the considerable bandwidth available in the then largely unused very high-frequency (VHF) band. The lower part of the 30–300 MHz VHF band had already been used before the war for television, and now a high-quality sound broadcasting service was established using FM in the band 88-108 MHz. The standard adopted was a maximum deviation from the center or carrier frequency of –75 kHz, and a baseband frequency response extending from 50 Hz to 15 kHz. This represented real hi-fi compared with the 4.5 kHz limitation on MW, and the much lower level of interference from unwanted stations was a real blessing. The modulation index for an

www.newnespress.com

Radio-Frequency (RF) Circuits

757

FM signal is defined in terms of a single sinusoidal modulating tone, as “m”, where m ¼ fd/fm, the peak frequency deviation of the carrier, divided by the modulating frequency. It is shown below that m is also equal to the peak phase deviation of the carrier in radians. With the 75 kHz peak deviation being five times the highest modulating frequency, broadcast FM (also known as WBFM—wide band FM) is a type of spread spectrum signal. This confers a degree of immunity to adjacent- and co-channel interference due to the “capture effect.” This is particularly effective on mono reception, the advantage being much less for stereo reception. Figure 23.1 shows the characteristics of the various modulation methods in three ways: in the frequency domain, in the time domain, and as represented by vector diagrams. Each illustrates one aspect of the signal particularly well, and it is best to be familiar with all the representations. Choosing one and sticking to it is likely to be misleading since they each tell only a part of the story. Note that in Figure 23.1D a very low level of modulation is shown, corresponding to a low amplitude of the modulating sine wave (frequency fm). Even so, it is clear that if only the sidebands at the modulating frequency are considered, the amplitude of the signal would be greatest at those instants when its phase deviation from the unmodulated position is greatest. It is the presence of the second-order side-bands at 2 fm which compensate for this, maintaining the amplitude constant. At wider deviations many more FM sidebands appear, all so related in amplitude and phase as to maintain the amplitude constant. They arise automatically as a result of frequency modulating an oscillator whose output amplitude is constant; their existence is predicted by the maths and confirmed by the spectrum analyser. Note that the maximum phase deviation of the vector representing the FM signal will occur at the end of a half-cycle of the modulating frequency, since during the whole of this half-cycle the frequency will have been above (or below) the center frequency. Thus the phase deviation is 90 out of phase with the frequency deviation. Note also that, for a given peak frequency deviation, the peak phase deviation is inversely proportional to the modulating frequency, as may be readily shown. Imagine the modulating signal is a 100 Hz square wave and the deviation is 1 kHz. Then during the 10 ms occupied by a single cycle of the modulation, the RF will be first 1000 Hz higher in frequency than the nominal carrier frequency and then, during the second 5 ms, 1000 Hz lower in frequency. So the phase of the RF will first advance steadily by five complete cycles (or 10p radians) and then crank back again by the same amount, i.e., the phase deviation is 5p radians relative to the phase of the unmodulated carrier. Now the average value of a half-cycle of a sine wave is 2/p of that of a half-cycle of square wave of the same peak amplitude; so if the modulating signal had been a sine

www.newnespress.com

758

Chapter 23

wave, the peak phase deviation would have been just 10 radians. Note that the peak phase deviation in radians (for sine wave modulation) is just fd/fm, the peak frequency deviation divided by the modulating frequency: this is known as the modulation index of an FM signal. If the modulating sine wave had been 200 Hz, the deviation being 1 kHz as before, the shorter period of the modulating frequency would result in the peak-to-peak phase change being halved to 5 radians; that is, for a given peak frequency deviation the peak phase deviation is inversely proportional to the modulating frequency. For monophonic FM broadcasting the peak deviation at full modulation is 75 kHz, so the peak phase deviation corresponding to full sine wave modulation would be 5 radians at 15 kHz and 1500 radians at 50 Hz modulating frequency. If the modulation index of an FM signal is much less than unity, the second-order and higher-order FM sidebands are insignificant. If, on the other hand, the modulation index is very large compared with unity, there are a large number of significant sidebands and these occupy a bandwidth virtually identical to 2fd; that is, the bandwidth over which the signal sweeps. The usual approximation for the bandwidth of an FM signal is BW ¼ (2fd þ fm). You can see in Figure 23.1B that the vectors representing the two sidebands of an AM signal are always symmetrically disposed about the vector representing the carrier. As they rotate at the same rate but in opposite directions, their resultant is always directly adding to or reducing the length of the carrier vector. The second and higher even-order sidebands of an FM signal behave in the same way. But as Figure 23.1D shows, the first-order sidebands (at the modulating frequency) are symmetrical about a line at right angles to the carrier, and the same goes for higher odd-order sidebands. Note that if one of the first-order FM sidebands was reversed, they would look exactly like a pair of AM sidebands: this is why one of the first-order FM sideband signals in the frequency domain representation in Figure 23.1D has been shown as inverted. A spectrum analyzer will show the carrier and sidebands of either an AM or a lowdeviation FM signal as identical, as the analyser responds only to the amplitudes of the individual sidebands, not their phases. However, if the first-order sidebands displayed on the analyzer are unequal in amplitude, this indicates that there is both AM and FM present on the modulated wave. An important principle in connection with phase modulation is illustrated in Figure 23.1E. This shows how dividing the frequency of a phase or frequency modulated wave divides the modulation index in the same proportion. In the figure,

www.newnespress.com

Radio-Frequency (RF) Circuits

759

a sinusoidal modulating waveform has been assumed; in this case the peak phase deviation in radians is numerically equal to the modulation index, i.e., to the peak frequency deviation divided by the modulating frequency, as noted above. However, whatever the modulating waveform—and even in the case of a nonrepetitive signal such as noise—passing the modulated carrier through a divide-by-N circuit will reduce the peak deviation by a factor of N, as should be apparent from Figure 23.1E. For the time variations on the edges of the divider output remain unaffected but they now represent a smaller proportion of a complete cycle. Conversely, if a phase or frequency modulated signal is passed through a frequency multiplier (described later in this chapter), any phase noise on the signal is multiplied pro rata.

23.2 Low-Power RF Amplifiers Having looked at some typical radio-frequency signals (there are many other sorts, for example frequency-shift keying (FSK), numerous varieties of digital modulation, and of course television), it is time to look at some of the wide range of RF circuits, both passive and active, used to process them. These include amplifiers of all sorts, but only low-power RF amplifiers are discussed, for a very good reason. This is a very exciting time for the high-power RF engineer, with devices of ever higher power becoming available almost daily. There are regular improvements in high-power bipolar RF transistors. RF MOSFETs are improving in terms of both power handling and reduced capacitances, particularly the all-important drain/gate feedback capacitance Cdg; they are also available now as matched pairs in a single package, for push-pull applications. Meanwhile other exciting developments are on the horizon, including the static induction transistor (SIT). This device is half-way between a bipolar and an FET, and its notable feature is an unusually high voltage capability. This eases the difficulties associated with the design of high-power RF circuits due to the very low impedance levels at which lower-voltage devices necessarily work. Even more exciting is the prospect of high-power devices using not silicon or gallium arsenide (GaAs), or even indium phosphide (InP), but diamond. The technology is currently being researched in the USA, Japan and the USSR, and already diodes (operating up to 700 C!) have been produced. With a carrier velocity three times that of silicon and a thermal conductivity twenty times that of silicon (four times that of copper, even) the possibilities are immense. So any detailed discussion of RF power devices is fated to be out of date by the time it appears in print. So only low-power amplifiers are discussed below.

www.newnespress.com

760

Chapter 23

FIGURE 23.2: RF amplifier stages. (A) Common emitter RF amplifier stage with both input and output circuits tuned. CD are decoupling capacitors. (B) Common base RF amplifier with aperiodic (broad band) input and tuned output stages (reproduced from “VHF preamplifier for band II,” Ian Hickman, Practical Wireless, June 1982, p. 68, by courtesy of Practical Wireless). Figure 23.2 shows two class A NPN bipolar transistor amplifier stages. In Figure 23.2A, both the input and output circuits are tuned. This is by no means the invariable practice but, for the input RF stage of a high-quality communications receiver, for example, it enables one to provide more selectivity than could be achieved with only one tuned circuit, while avoiding some of the complications of coupled tuned circuits. The latter can provide a better band-pass shape—in particular a flatter pass-band—but, for a communications receiver covering say 2 to 30 MHz, two single-tuned circuits such as in Figure 23.2A provide an adequate pass-band width in any case. With the continuing heavy usage of the 2 to 30 MHz HF band, which seems to become even more congested yearly rather than dying as the pundits were once predicting, RF stages

www.newnespress.com

Radio-Frequency (RF) Circuits

761

are coming back into favour again. However, an RF amplifier with both input and output circuits tuned needs very careful design to ensure stability, especially when using the common emitter configuration. The potential source of trouble is the collector/base capacitance, which provides a path by which energy from the output tuned circuit can be fed back to the base input circuit. The common emitter amplifier provides inverting gain, so that the output is effectively 180 out of phase with the input. The current fed back through the collector base capacitance will of course lead the collector voltage by 90 . At a frequency somewhat below resonance (Figure 23.3) the collector voltage will lead the collector current, and the feedback current via the collector/base capacitance will produce a leading voltage across the input tuned circuit. At the frequency where the lead in each tuned circuit is 45 , there is thus a total of 180 of lead, cancelling out the inherent phase reversal of the stage and the feedback becomes positive. The higher the stage gain and the higher the Q of the tuned circuits, the more likely is the feedback to be sufficient to cause oscillation, since when the phase shift in each tuned circuit is 45 , its amplitude response is only 3 dB down (see Figure 23.3). Even if oscillation does not result, the

FIGURE 23.3: Universal resonance curve for series resonant circuit. For a Q of greater, the phase and amplitude curves depart by only a very small amount from the previous. Also applies to the response of a parallel tuned circuit, for Q > 20. In both cases, curves give no/nmax in magnitude and phase.

www.newnespress.com

762

Chapter 23

stage is likely to show a much steeper rate of fall of gain with detuning on one side of the tuned frequency than on the other—a sure sign of significant internal feedback. The grounded base stage of Figure 23.2B may prove a better choice, since some bipolar transistors exhibit a significantly smaller feedback capacitance in the grounded base connection; that is, Cce is smaller than their Ccb. The N channel junction depletion FET (JFET) is also a useful RF amplifier, and can be used in either the grounded source or grounded gate configuration, corresponding to the circuits of Figure 23.2. It is particularly useful in the grounded gate circuit as a VHF amplifier.

23.3 Stability There are a number of circuit arrangements that are used to ensure the stability of an RF amplifier stage. One of these, the cascode, is shown in Figure 23.4A. The cascode stage consists of two active devices; bipolar transistors are shown in the figure, but JFETs or RF MOSFETs are equally applicable. The input transistor is used in the grounded emitter configuration, which provides much more current gain than the grounded base configuration. However, there is no significant feedback from the collector circuit to the base tuned circuit since the collector load of the input transistor consists of the very low emitter input impedance of the second transistor. This is used in

FIGURE 23.4: (A) Cascode amplifier. (B) Complementary cascode. The load may be a resistor, an RL combination (peaking circuit), a tuned circuit or a wide band RF transformer. CD are decoupling capacitors.

www.newnespress.com

Radio-Frequency (RF) Circuits

763

the grounded base configuration, which again results in very low feedback from its output to its input. With a suitable type of transistor the cascode circuit can provide well over 20 dB of gain at 100 MHz together with a reverse isolation of 70 dB. Reverse isolation is an important parameter of any RF amplifier, and is simply determined by measuring the “gain” of the circuit when connected back to front; that is, with the signal input applied to the output port and the “output” taken from the input port. This is easily done in the case of a stand-alone amplifier module, but is not so easy when the amplifier is embedded in a string of circuitry in equipment. In the days of valves, one could easily derive a stage’s reverse isolation (knowing its forward gain beforehand) by simply disconnecting one of the heater leads and seeing how much the gain fell! When a valve is cold it provides no amplification, so signals can only pass via the interelectrode capacitances, and these are virtually the same whether the valve is hot or cold. With no gain provided by the valve, the forward and reverse isolation are identical. Much the same dodge can be used with transistors by open-circuiting the emitter to DC but leaving it connected as before at AC. However, the results are not nearly so reliable as in the valve case, as many of the transistor’s parasitic reactances will change substantially when the collector current is reduced to zero. For an RF amplifier stage to be stable, clearly its reverse isolation should exceed its forward gain by a reasonable margin, which need not be anything like the 40 to 80 dB obtainable with the cascode mentioned above. A difference of 20 dB is fine and of 10 dB adequate, while some commercially available broad band RF amplifier modules exhibit a reverse isolation which falls to as little as 3 dB in excess of the forward gain at the top end of their frequency range. An interesting feature of the cascode stage of Figure 23.4A arises from the grounded base connection of the output transistor. In this connection its collector/base breakdown voltage is higher than in the common emitter connection, often by a considerable margin, as transistor data sheets will show. This fact makes the cascode circuit a favourite choice for amplifiers which have to handle a very wide range of frequencies while producing a very large peak-to-peak output voltage swing. Examples include the range from DC to RF in the Y deflection amplifier of an oscilloscope, and that from 50 Hz to RF in the video output amplifiers in a TV set. Figure 23.4B shows a complementary cascode stage. This has the advantage of not drawing any appreciable RF current from the positive supply rail, easing decoupling requirements. Figure 23.5A shows what is in effect a cascade circuit, but in the dual-gate RF MOSFET the two devices are integrated into one, the drain region of the input device acting as the source of the output section. Thus, the dual-gate MOSFET is a “semiconductor tetrode”

www.newnespress.com

764

82 k 0.001 mF

RF Input Zin = 50 Ω

+ 15 V 0.001 mF

+15 V

0.001 mF L2

G2

C1

C4

D

Optional AGC

0.001 mF

10 k

C3

S

C2

0.001 mF

270

C2 3.0–15 pF

C3 3.0–15 pF

S

50 ohm output

0.1 µF

270

0 GAIN REDUCTION (dB)

4.5 NF, NOISE FIGURE (dB)

G2 G1

C1 3.0–15 pF

3.0–15 pF C4

D

L1

50 ohm input

The following component values are for a stern stability factor = 2.0. C2 Nominal 4.0 pF ARCO 402 L1,L2 126 nH PAUL SMITH CO, SK-138-1 C3 Nominal 13.73 pF ARCO 403 4-½ Turns (yellow) C4 Nominal 4.36 pF JOHANSON JMC2951 All Decoupling Capacitors are Ceramic Discs. c1 Nominal 7.0 pF Adjusted for source impedance of approximately 1000 Ω, JOHANSON JMC2951

A

1.8 µH

L2

82 k

L1

f = 105 MHz

4.0 3.5 3.0 2.5 2.0 300

0.1 µF

10 k

RF Output ZOUT = 50 Ω

G1

10 k

82 k

150 k

Ferrite Beads 100 k

400

600

800 1.0 k

2.0 k

RS, SOURCE IMPEDANCE (OHMS)

10 20 60 MHz

30

200 MHz

40 50 60 70 −2.0

3.0 k

B

0

+2.0

+4.0

+6.0

+8.0

VG2, GATE 2 TO GROUND VOLTAGE (VOLTS)

FIGURE 23.5: Dual-gate MOSFET RF amplifiers. (A) Low-noise dual-gate MOSFET VHF amplifier stage and noise figure curve. The Motorola MFE140 shown incorporates gate protection Zener diodes, to guard against static electricity discharge damage. (B) Dual-gate MOSFET VHF amplifier with AGC, with gain reduction curve. Maximum gain 27 (20) db at 60 (200) MHz with no gain reduction (Vg2 at +7.5V). The Motorola MPF131 provides an AGC range featuring up to 60 dB of gain reduction. (Reproduced by courtesy of Motorola Inc.)

Chapter 23

www.newnespress.com

47

120 k

Radio-Frequency (RF) Circuits

765

and, as in the thermionic tetrode and pentode, the feedback capacitance internal to the device is reduced to a very low level (for the Motorola MFE140 the drain/gate1 capacitance amounts to little more than 0.02 pF). The dual-gate MOSFET exhibits a very high output slope resistance, again like its thermionic counterpart, and also an AGC capability. The circuit of Figure 23.5B provides up to 27 dB gain at 60MHz when the AGC voltage Vgg is þ8V and up to 60 dB of gain reduction as Vgg is reduced to below 0V. A common technique to increase the stability margin of transistor RF amplifiers is mismatching. This simply means accepting a stage gain less than the maximum that could be achieved in the absence of feedback. In particular, if the collector (or drain) load impedance is reduced, the stage will have a lower voltage gain, so the voltage available to drive current through the feedback capacitance (Ccb in a bipolar transistor, Cdg or Crss in an FET) is reduced pro rata. Likewise, if the source impedance seen by the base (or gate) is reduced, the current fed back will produce less voltage drop across the input circuit. Both measures reduce gain and increase stability: it may well be cheaper to recover the gain sacrificed by simply adding another amplifier stage than to add circuit complexity to obtain the extra gain from fewer stages by unilateralization. This cumbersome term is used to indicate any type of scheme to reduce the effective internal feedback in an amplifier stage, i.e., to make the signal flow in only one direction— forward. Data sheets for RF transistors often quote a figure for the maximum available gain (MAG) and a higher figure for maximum unilateralized gain (MUG). The traditional term for unilateralization is neutralization, and I shall use this term hereafter as it is just a little shorter, even though they are not quite the same thing. Figure 23.6A shows one popular neutralization scheme, sometimes known as bridge neutralization. The output tuned circuit is center tapped so that the voltage at one end of the inductor is equal in amplitude to, and in antiphase with, the collector voltage. The neutralizing capacitor Cn has the same value as the typical value of the transistor’s Ccb, or Cn can be a trimmer capacitance, set to the same value as the Ccb of the particular transistor. The criterion for setting the capacitor is that the response of the stage should be symmetrical. This occurs when there is no net feedback, either positive or negative. The series capacitance of Ccb and Cn appears across the output tuned circuit and is absorbed into its tuning capacitance, while the parallel capacitance of Ccb and Cn appears across the input tuned circuit and is absorbed into its tuning capacitance. Neutralization can be very effective for small-signal amplifiers, but is less so for stages handling a large voltage swing. This is because the feedback capacitance Ccb, owing to the capacitance of the reverse biased collector/base junction, is not constant but varies (approximately) inversely as the square of the collector/base voltage.

www.newnespress.com

766

Chapter 23

FIGURE 23.6: Neutralization. (A) Bridge neutralization. The internal feedback path is not an ideal capacitor Ccb as shown, but will have an in-phase component also. If the phase angle of the neutralization via Cn is adjusted, e.g., by means of an appropriate series resistance, the neutralization is more exact—at that particular frequency. The stage is then described as “unilateralized” at that frequency. (B) Cross-neutralization, push-pull amplifier.

www.newnespress.com

Radio-Frequency (RF) Circuits

767

Neutralization can be applied to a push-pull stage as in Figure 23.6B, but great care is necessary when so doing. The scheme works fine just so long as the voltage at the collectors can be guaranteed to be in antiphase. This will indeed be the case at the resonant frequency where the collector load is a tuned circuit, or over the desired band of output frequencies where the collector load is a wideband RF transformer. However, at some other (usually higher) frequency this may no longer apply, owing to leakage inductance between the two halves of the collector circuit’s inductor or transformer. The two collector voltages may then be able to vary in phase with each other, and the circuit simply becomes two identical amplifiers in parallel, each with a total feedback capacitance equal to twice its internal feedback capacitance. If the amplifier devices still have substantial power gain left at the frequency at which this condition exists, then the circuit can oscillate in a parallel single-ended mode.

23.4 Linearity All of the amplifier circuits discussed so far have operated in class A, that is to say the peak current swing is less than the standing current, so that at no time is the transistor cut-off. Where the collector circuit of an amplifier is a tuned circuit, this will have a “flywheel” effect so that the collector voltage is approximately sinusoidal even though the collector current is not. Thus, a transistor can amplify the signal even though it conducts for more than 180 but less than 360 —i.e., operates in class AB. Likewise, for class B (180 conduction angle) and class C (conduction angle less than 180 ). These modes offer higher efficiency than class A, but whether one or other of them is appropriate in any given situation depends upon the particular application. Consider the earlier low and intermediate power amplifier stages of an FM transmitter, for example. Here, the amplitude of the signal to be transmitted is constant and it is the only signal present; there are no unwanted signals such as one inevitably finds in the earlier stages of a receiver. Consequently, a class B or C stage is entirely appropriate in this application. However, an AM or SSB transmitter requires a linear amplifier, i.e., one that faithfully reproduces the variations in signal amplitude which constitute the envelope of the signal. In the receiver the requirement for linearity is even more pressing, at least in the earlier stages where many unwanted signals, some probably very much larger than the wanted signal, are present. Second-order nonlinearity—second-harmonic distortion—results in sum and difference products when more than one signal is present, and third-order nonlinearity in products of the form 2f1  f2. These latter

www.newnespress.com

768

Chapter 23

intermodulation products, resulting from two unwanted frequencies f1 and f2, are particularly embarrassing in radio reception. Imagine that f1 is, say, 20 kHz higher than the wanted signal at f0, and that f2 is 20 kHz higher still. Then 2f1 – f2 turns out to be exactly at f0. If the two unwanted frequencies were on the low-frequency side, f2 being 20 kHz lower than f0 and f1 20 kHz lower still, then it would be the intermodulation product 2f1 – f2 that falls on the wanted frequency. The intermediatefrequency (IF) amplifier section of a superheterodyne receiver—or superhet for short, shown in block diagram form in Figure 23.7A—is preceded by a highly selective

FIGURE 23.7: Supersonic heterodyne (superhet) receivers. (A) Single-conversion superhet. Several filters may be used throughout the IF strip. (B) Doubleconversion superhet, with synthesized first local oscillator and second local oscillator both crystal reference controlled.

www.newnespress.com

Radio-Frequency (RF) Circuits

769

filter which, in a good quality communications receiver, will attenuate frequencies 20 kHz or more off tune by at least 80 dB. However, it is not possible to provide that sort of selectivity in a tunable filter; the comparative ease of obtaining high selectivity at a fixed frequency is the whole raison d’eˆtre of the superhet. So the RF amplifier stage (if any) and the mixer must be exceedingly linear to avoid interference caused by third-order intermodulation products. In a double-conversion superhet such as shown in Figure 23.7B, this requirement applies also to the first IF amplifier and second mixer, although the probability of interference from odd-order intermodulation products is reduced by the roofing filter preceding the first IF amplifier. This is always a crystal filter offering 30 or 40 dB of attenuation at frequencies 30 kHz or more off tune. Indeed, recent developments in crystal filter design and manufacture permit the roofing crystal filter to be replaced by a crystal filter, operating at 70 MHz, with the same selectivity as previously obtained in the second IF filter at 1.4 MHz, enabling the design of an “up-converting single superhet.” An up-converting superhet removes the image problem encountered with a down-converting single superhet such as in Figure 23.7A. With a 1.4 MHz IF and a local oscillator tuning from 3 to 31.4 MHz, it is difficult to provide enough selectivity at the top end of the HF band. For example, when the receiver is tuned to 25 MHz the local oscillator frequency will be 26.4 MHz, and an unwanted signal at 27.8 MHz will also produce an IF output from the mixer at 1.4 MHz. This represents a fractional detuning of only 11.2%, and reference to the universal tuned circuit curves of Figure 23.3 will verify that even with high-Q tuned signal frequency circuits, it is difficult adequately to suppress the image response; hence the popularity of the up-converting double superhet of Figure 23.7B. Here, signal frequency tuned circuits can be replaced by suboctave filters (band-pass filters each covering a frequency range of about 1.5 to 1), or simply omitted entirely—although this sacrifices the protection against second-order intermodulation products afforded by suboctave filters. The linearity of amplifiers, both discrete components and multistage amplifier stages, and of mixers is often quoted in terms of intercept points. You may recall that if the input to an amplifier with some second-order curvature in its transfer characteristic is increased by 1 dB, the second-harmonic distortion rises by 2 dB, and the sum and difference terms due to two different input frequencies applied simultaneously behave likewise. Also, with third-order (S-shaped) curvature, both third-harmonic and third-order intermodulation products rise three times as fast as the input, at least for small inputs.

www.newnespress.com

770

Chapter 23

FIGURE 23.8: Compression and intermodulation. (A) Compression point of an amplifier, mixer or other device with gain G dB. (Single tone input. (B) Second- and third-order input and output intercept points (II and OI); see text. (Two tones of equal amplitude) Of course, for very large inputs an amplifier will be driven into limiting and the output will eventually cease to rise: the output is said to be compressed. Figure 23.8A illustrates this: the point where the gain is 1 dB less than it would have been if overload did not occur is called the compression level. It is found that for levels up to about 10 dB below compression, it is a good rule that Nth-order intermodulation products rise

www.newnespress.com

Radio-Frequency (RF) Circuits

771

by N dB for every 1 dB by which the two inputs rise. Figure 23.8B shows the behavior of an imaginary but not untypical amplifier. The level of second- and third-order intermodulation products, as well as of the wanted output, have been plotted against input level. All three characteristics have then been produced on past the region of linearity, and it can be seen that eventually they cross. The higher the level at which an amplifier’s second- and third-order intercept points occur, the less problem there will be with unwanted responses due to intermodulation products, provided always that it also has a high enough compression point to cope linearly with the largest signals. A mixer (frequency changer) can be characterized in a similar way, except of course that the intermodulation products (coloquially called intermods) now appear translated to the intermediate frequency.

23.5 Noise and Dynamic Range For an amplifier forming part of a receiver, high linearity is only one of several very desirable qualities. The input stage must exhibit a low noise figure, as indeed must all the stages preceding the IF filter defining the final bandwidth. For it makes sense to supply most of the gain after this filter; this way, large unwanted signals are amplified as little as possible before being rejected by the filter. Remember that unwanted signals may be 60, 80 or even 100 dB larger than the wanted signal! The noise figure of an amplifier is related to the amount of noise at its output, in the absence of any intentional input, and its gain. Noise is an unavoidable nuisance, and not only in amplifiers. A current in a metallic conductor consists of a flow of electrons jostling their way through a more or less orderly jungle of atoms, of copper maybe or some other metal; and current is produced by carriers—electrons or holes—flowing in a semiconductor. Since at room temperature, indeed at any temperature above absolute zero, the atoms are in a state of thermal agitation, the flow of current will not be smooth and orderly but noisy, like the boisterous rushing of a mountain stream. Like the noise of a stream, no one frequency predominates. Electrical noise of this sort is called thermal agitation noise or just thermal noise, and its intensity is independent of frequency (or “white”) for most practical purposes. The available noise power associated with a resistor is independent of its resistance and is equal to –174 dBm/Hz, e.g., –139 dB relative to a level of 1 milliwatt in a 3 kHz bandwidth. This means that the wider the bandwidth of a filter, the more noise it lets through. It would seem that if we have no filter at all to limit the bandwidth, there would be an infinite amount of noise power available from a resistor—free heating for evermore!

www.newnespress.com

772

Chapter 23

This anomaly had theoretical physicists in the late nineteenth century worrying about an ultraviolet catastrophy, but all is well; at room temperature thermal noise begins to tail off beyond 1000 GHz (10% down), the noise density falling to 50% at 7500 GHz. At very low temperatures such as are used with maser amplifiers, say 1 kelvin (–272 C), the noise density is already 10% down by 5 GHz (see Figure 23.9B). Returning to RF amplifiers then, if one is driven from a 50O source there will be noise power fed into its input therefrom (see Figure 23.9A). If the amplifier is matched to

FIGURE 23.9: Thermal noise (A) A noisy source such as a resistor can be represented by a noise-free resistor R of the same resistance, in series with a noise voltage p generator of EMF en = (4kTRB) volts. Available noise power = vn2 /R = (en/2)2/R = Pn say. At room temperature (290 K) Pn = –204 dBW in a 1 Hz bandwidth = –174 dBm in a 1 Hz bandwidth. If B = 3000 Hz then Pn = –139 dBm, and if R = R1 = 50V then vn = 0.246 mV in 3 kHz bandwidth. (B) Thermal noise is “white” for all practical purposes. The available noise power density falls to 50% at a frequency of 2:6  1010T, i.e., at about 8000 GHz at room temperature, or 26 GHz at T = 1K.

www.newnespress.com

Radio-Frequency (RF) Circuits

773

the source, i.e., its input impedance is 50O resistive, the RMS noise voltage at the amplifier’s input vn is equal to half the source resistor’s open-circuit noise voltage, p i.e., to (kTRB), where R is 50O, k is Boltzmann’s constant ¼ 1:3803  10–23 joules per kelvin, T is the absolute temperature in kelvin (i.e., degrees centigrade plus 273) and B is the bandwidth of interest. At a temperature of 290K (17 C or roughly room temperature) this works out at 24.6 nV in 50O in a 3 kHz bandwidth. If the amplifier were perfectly noise free and had a gain of 20 dB (i.e., a voltage gain of 10, assuming its output impedance is also 50O), we would expect 0.246 mV RMS noise at its output: if the output noise voltage were twice this, 0.492 mV RMS, we would describe the amplifier as having a noise figure of 6 dB. Thus, the noise figure simply expresses the ratio of the actual noise output of an amplifier to the noise output of an ideal noise-free amplifier of the same gain. The amplifier’s equivalent input noise is its actual output noise divided by its gain. The dynamic range of an amplifier means the ratio between the smallest input signal which is larger than the equivalent input noise, and the largest input signal which produces an output below the compression level, expressed in decibels.

23.6 Impedances and Gain The catalogue of desirable features of an amplifier is still not complete; in addition to low noise, high linearity and wide dynamic range, the input and output impedances need to be well defined, and the gain also. Further, steps to define these three parameters should not result in deterioration of any of the others. Figure 23.10A shows a broadband RF amplifier with its gain, input impedance and output impedance determined by negative feedback [Ref. 23.2]. The resistors used in the feedback network necessarily contribute some noise to the circuit. This can be avoided by the scheme known as lossless feedback, [Ref. 23.3], shown in Figure 23.10B. Here, the gain and the input and output impedances are determined by the ampere-turn ratios of the windings of the transformer. While in a high-quality receiver the stages preceding the final bandwidth crystal filter need to be exceedingly linear, this requirement is relaxed in the stages following the filter; a little distortion in these will merely degrade the wanted signal marginally, since by that stage in the circuit all the unwanted signals have been rejected by the filter. It is usual to apply automatic gain control so that the level of the wanted signal at the receiver’s output does not vary by more than a few decibels for an input level change of 100 dB or more. This is achieved by measuring the level of the signal, for example the

www.newnespress.com

774

Chapter 23

FIGURE 23.10: Input and output impedance determining arrangements. (A) Gain, input and output impedances determined by resistive feedback. Rb1, Rb2 and Re determine the stage DC conditions. Assuming the current gain of the transistor is 10 at the required operating frequency, then for input and output impedances in the region of 50V, RF = 502/RE. For example, if RE = 10V, RF = 250V, then Zi  35V, Zo  65V and stage gain  10 dB, while if RE = 4.7V, RF = 470V , then Zi  25V, Zo  95V and gain  15 dB. CD are blocking capacitors, e.g., 0.1 mF. (B) Gain, input and output impedances determined by lossless (transformer) feedback. The absence of resistive feedback components results in a lower noise figure and higher compression and third-order intercept points. Under certain simplifying assumptions, a two-way match to Zo results if N = M2 –M – 1. Then power gain = M2, impedance seen by emitter = 2Zo and by the collector.= (N + M)Zo. This circuit arrangement is used in various broadband RF amplifier modules produced by Anzac Electronics Division of Adams Russel and is protected by US Patent 3 891 934: 1975 (DC biasing arrangements not shown). (Reprinted by permission of Microwave Journal.)

level of the carrier in the case of an AM signal, and using this to control the gain of the receiver. Since most of the gain is in the IF amplifier, this is where most of the gain reduction occurs, starting with the penultimate stage and progressing toward the earlier stages the larger the gain reduction required. The final IF stage may also be gain-controlled, but this must be done in such a way that it can still handle the largest received signals. Finally, in the presence of a very large wanted signal it may be

www.newnespress.com

Radio-Frequency (RF) Circuits

775

necessary to reduce the gain of the RF amplifier. The application of AGC is usually “scheduled” to reduce the gain of successive stages in the order described, as this ensures that the overall noise figure of the receiver is not compromised. A number of different schemes are used to vary the gain of radio-frequency amplifier stages, one of which, the dual-gate FET, has already been mentioned. The gain of a bipolar transistor can also be reduced, by reducing its collector current, but this also reduces its signal handling capability, so that only a few tens of millivolts of RF signal may be applied to the base. The available output is also reduced when AGC is applied. At one time, bipolar transistors designed specifically for gain-controlled IF amplifier stages were available. These used forward rather than reverse control, i.e., the collector current was increased to reduce gain. This had the advantage that the signal handling capability of the stage was actually increased rather than reduced with large signals. The change of gain was brought about by a spectacular fall in the fT of the transistor as the collector current increased. At the constant intermediate frequency at which the device was designed to operate, this resulted in a fall in stage gain. Discrete transistor IF stages are giving way to integrated circuits purpose designed to provide stable gain and wide range AGC capability. A typical example is the Plessey SL600/6000 series of devices, the SL6I0C and 611C being RF amplifiers and the 612C an IF amplifier. The devices provide 20 to 34 dB gain according to type, and a 50 dB AGC range. The range also contains the SL621 AGC generator. When receiving an AM signal, the automatic gain control voltage can be derived from the strength of the carrier component at the detector. With an SSB signal there is no carrier; the signal effectively disappears in pauses between words or sentences. So audio derived AGC is used, with a fast attack capable of reducing the gain to maintain constant output in just a few milliseconds, and at a rate of decay or recovery of gain of typically 20 dB per second. The disadvantage of this scheme is that a stray plop of interference can wind the receiver’s gain right down, blanking the wanted signal for several seconds. The SL621 avoids this problem. It provides a “hold” period to maintain the AGC level during pauses in speech, but will nevertheless smoothly follow the fading signals characteristic of HF communication. In addition, interaction between two detector time constants, a level detector and a charge/discharge pulse generator, prevent stray plops and crashes from inappropriately winding the receiver gain down. In critical applications such as the RF stage of a professional communications receiver, a different approach to gain variation is often employed. As noted previously, with an increasing input signal level the AGC scheduling would reduce the RF stage gain last. But if it is difficult to achieve sufficient linearity in the RF stage in the first place, it is

www.newnespress.com

776

Chapter 23

www.newnespress.com

Radio-Frequency (RF) Circuits

777

virtually impossible to maintain adequate linearity if the gain is reduced. So instead the gain is left constant and an electronically controlled attenuator is introduced ahead of the RF stage. The attenuator uses PIN diodes. PIN diodes can only operate as currentcontrolled linear variable resistors at frequencies at which the minority carrier lifetime in the intrinsic region is long compared with the period of one cycle of the RF. Even so, PIN diodes are available capable of operation down to 1 MHz or so, and can exhibit an on resistance, when carrying a current of several tens of millamperes, of an ohm or less. When off, the diode looks like a capacitance of 1 pF or less, depending on type. While a single PIN diode can provide control of attenuation when used as a current-controlled variable resistor in series with the signal path, the source and load circuits will be mismatched when attenuation is introduced. Two or more diodes can therefore be used, and the current through each controlled in such a manner as to implement an L pad [Ref. 23.4], which is matched in one direction (see Figure 23.11A), or a T or p pad, which is matched from both sides. In principle, an attenuator matched both ways can be implemented with only two diodes if the bridged-T circuit is used (Figure 23.11B). It is only when receiving signals where the modulation results in variations of signal amplitude, such as AM and SSB, that AGC is required. With FM, PM and certain other signal types, no information is contained in the signal amplitude—other than an indication as to how strong the signal is. Any variations in amplitude are therefore entirely adventitious and are due to fading or noise or interference. The effect of fading can be suppressed, and that of noise or interference reduced by using a limiting IF strip; that is, one in which there is sufficient gain to overload the last IF stage even with the smallest usable signal. With larger signals, more and more of the IF stages operate in over-load; all the stages are designed to overload “cleanly,” that is to accept an input as FIGURE 23.11: Voltage-controlled RF attenuators using PIN diodes (A) (i) Pair of PIN diodes in L pad configuration, used to attenuate RF signals controlled by DC. Both I1 and I2 must be varied appropriately to control attenuation and keep Zo constant. (ii) Working PIN diode attenuator must provide separation of the DC control current and RF signal paths. (iii) Constant attenuator impedance and temperature compensation are attained when the PIN diodes are matched against reference diodes in this arrangement. Op-amp IC1 keeps the voltage drive to both sets of diodes equal, and IC2 acts as a current sink control for the PIN diodes and as a temperature compensator. Control of attenuation is logarithmic (dB law). (B) L pad attenuators can provide a constant characteristic impedance Zo as the attenuation is varied, but only at the input terminals. A bridged-T configuration can keep Zo constant at both input and output terminals.

www.newnespress.com

778

Chapter 23

large as their output. Thus stages in limiting provide a gain of unity; in this way the effective gain of the IF strip is always just sufficient to produce a limited output, however small or large the input, without the need for any form of AGC. Here again, ICs have taken over from discrete devices in limiting IF strips, and other stages as well. For example, the Plessey SL6652 is a complete single-chip mixer/oscillator, IF amplifier and detector for FM cellular radio, cordless telephones and low-power radio applications. Its limiting IF strip has a maximum gain to small signals, before limiting sets in, of 90 dB, while the whole chip typically draws a mere 1.5 mA from a supply in the range 2.5 to 7.5V. In contrast to FM and PM signals, for some signals the amplitude is the only useful information. For example, in a low-cost radar receiver a successive detection log IF strip is used to detect the returns from targets. As the strength of a return varies enormously depending upon the range and size of the target, an IF strip with a wide dynamic range is needed. The Plessey SL1613C is an IC wideband log IF stage with 12 dB gain RF input to RF output and a rectified output providing 1mA video current for a 500mV RMS signal input. The video output currents of successive stages are summed to provide an output whose amplitude is proportional to the logarithm of the signal amplitude, with a video rise time of only 70 ns. Six or more stages may be cascaded to provide 60MHz IF strips with up to 108 dB gain with better than 2 dB log linearity.

23.7 Mixers Most modern receivers are of the superheterodyne type, with most of the amplification provided by the IF stages. This applies to broadcast receivers of all sorts, both sound and television; to professional communications, both civil and military, whether at HF (up to 30 MHz), VHF or UHF; and to receivers of other sorts, such as radar and navigation beacons. A frequency changer, converter or mixer—all names for the same thing—is used to translate the incoming signal from whatever frequency it was transmitted at to a fixed frequency, which is more convenient for providing high selectivity. In a single superhet such as Figure 23.7A the RF signal is applied, following amplification by one or more RF stages if fitted, to a mixer. This stage has two input ports and one output port. To the second input port is applied an RF signal generated locally in the receiver; this is called the local oscillator (LO). The mixer is a nonlinear device and thus produces sum and difference frequency components. For example, if the receiver of Figure 23.7B were tuned to receive a signal at 10 MHz (it might be the WWV standard time and frequency transmission, broadcast from the USA on that

www.newnespress.com

Radio-Frequency (RF) Circuits

779

frequency) the local oscillator frequency could be either 23.6 MHz or 11.4 MHz, since in either case the difference frequency is equal to 1.4 MHz, the intermediate frequency. The sum frequency will also appear at the output of the mixer, but the IF filter rejects not only the sum frequency but the original RF and local oscillator signals as well, accepting only the wanted 1.4 MHz IF. In many cases the local oscillator frequency will be higher than the signal frequency (“high side injection,” “LO runs high”); for example, the first LO in the 100 kHz to 30 MHz double superhet of Figure 23.7B would run from 70.1 MHz to 100 MHz. It has already been noted that any device with second-order curvature of its transfer characteristic will produce not only second-harmonic distortion but also second-order intermodulation products, i.e., sum and difference tones. The mixer in an early valve superhet, also called the first detector, worked in exactly this manner: a half-wave rectifier circuit would do just as well. However, this type of mixer exhibits a large number of spurious responses. At its broadest, a receiver spurious response is any frequency at which a receiver produces an output other than the wanted frequency to which it is tuned. One example, the image frequency (formerly called the second channel), has already been noted: this is really a special case. Given sufficient front end selectivity, there will be no image response since no energy at that frequency can reach the mixer. In the upconverting superhet of Figure 23.7B, the image frequency will always be higher than 70.2 MHz, so a low-pass filter at the front end can suppress the image response entirely. This same filter will also prevent a response at the IF frequency by preventing any signals at 70 MHz reaching the mixer. However, the image and IF rejection are usually quoted separately in a receiver’s specification, the term spurious response being reserved for unwanted responses due to much subtler and more insidious causes. A mixer necessarily works by being nonlinear. It would be nice if the mixer produced only the wanted IF output, usually the difference frequency between the RF signal and local oscillator inputs. In practice the mixer may also produce an output at the intermediate frequency due to signals not at the wanted RF at all. A mixer, being a nonlinear device, will produce harmonics of the frequencies present at its inputs, and these harmonics themselves are in effect inputs to the mixer. So imagine the single superhet of Figure 23.7A tuned to receive a signal at 25 MHz. The LO will be at 26.4 MHz, and the second harmonic of this, at 52.8 MHz, will be lurking in the mixer just waiting to cause trouble. Imagine an unwanted signal at 25.7 MHz, too close to the wanted frequency to be much attenuated by the RF tuned circuits. The second harmonic of this, at 51.4 MHz, is exactly 1.4 MHz away from the second harmonic of the local oscillator and will therefore be translated to IF. This is variously called

www.newnespress.com

780

Chapter 23

the 2–2 response or the “half IF away” response, being removed from the wanted frequency by half the IF frequency. Similarly, the 3–3 response will occur at a frequency removed from the wanted frequency by 1.4/3 MHz. Clearly these responses will not be a problem in the up-converting superhet of Figure 23.7B, which is one reason for the popularity of this design. However, it is not entirely immune from spurious responses. Imagine that it is tuned to 23 MHz, so that its first LO is at 93 MHz, and that there is a strong unwanted signal at 23.2 MHz. The fifth harmonic of the latter, at 116 MHz, is removed from the second harmonic (186 MHz) of the LO by 70 MHz. Admittedly this is a seventh-order response, and fortunately the magnitude of spurious responses falls off fairly rapidly as the order increases. But it does indicate that the ideal mixer is a very peculiar device: it must be very linear to two or more unwanted signals applied at the RF port (to avoid unwanted responses due to intermodulation), and should ideally only produce an output due to the RF and LO signals themselves, not their harmonics. The spurious responses just described are termed external spurious responses, in that they appear in response to an externally applied signal which bears a particular relation to the LO frequency, and thus to the wanted frequency. Internal spurious responses, on the other hand, are totally self-generated in the receiver. Most professional communications receivers nowadays contain a microprocessor to service the front panel, to accept frequency setting data from a remote control input, to display the tuned frequency, and so on. Harmonics of the microprocessor’s clock frequency can beat with either the first or the second local oscillator, to produce the same effect as an externally applied CW interfering signal. Needless to say, in a well-designed receiver such responses are usually at, or below, the receiver’s noise level. However, there is also the possibility of the odd spurious response due to interaction of the first and the second LO, which makes the up-converting single superhet an attractive proposition now that advances in crystal filter technology make it possible. Most modern communications receivers have the odd internal “spur” in addition to the inevitable external spurious responses or “spurii”. A dual-gate FET can be used as a multiplicative mixer by applying the RF and LO voltages to gate 1 and 2 respectively. If the RF and LO voltages are represented by pure sinusoidal waveforms sin r and sin L, where sin r stands for sin(2pfRFt) and sin (L) for sin (2pfLOt), then, ignoring a few constants, the mutual conductance can be represented by sin r sin L. So the drain output current can be represented by [cos(r – L) – cos(r þ L)]/2, courtesy of your friendly neighborhood math text-book; that is, it contains the sum and difference frequencies. The constants ignored in such a cavalier fashion are responsible for the presence in the drain current of components at the RF and LO frequencies, so the

www.newnespress.com

Radio-Frequency (RF) Circuits

781

dual-gate FET mixer is described as unbalanced. However, if its operation were ideally multiplicative then these would be the only unwanted outputs, i.e., it would be free of spurious responses. The presence in a mixer’s output of components at the RF and LO frequencies can be a serious embarrassment. Consider the communications receiver of Figure 23.7B, for example. Such a receiver is typically specified to operate right down to an input frequency of 10 kHz. At this tuned frequency the LO will be running at 70.001 MHz, which is uncomfortably close to the IF at 70 MHz, bearing in mind that the LO signal is very large compared with a weak RF signal. So a balanced mixer is used. A singlebalanced mixer is arranged so that the signal at one of the input ports (usually the LO port) does not appear at the output port; thus, it can effectively “reject” the LO. In a double-balanced mixer (DBM) neither of the inputs appears at the output, at least in the ideal case—and in practice this condition is nearly met, with RF and LO rejection figures typically greater than 20 dB. Figure 23.12 shows three DBMs. The first is the basic diode ring mixer, so called because if you follow round the four diodes you will find they are connected head to tail (anode to cathode) like four dogs chasing each other in a circle. On positive-going half-cycles of the LO drive two of the diodes conduct, connecting one phase of the RF input to the IF port. On the other half-cycle the other two diodes conduct, reversing the phase fed to the IF port. A very large LO drive is used, so that for virtually all the time either one pair of diodes or the other is conducting heavily: the diodes (which are selected for close matching, or are monolithic) are in fact used simply as switches. The ring DBM is double balanced, produces the sum and difference frequencies, and exhibits about half as many spurious responses as an unbalanced mixer. The conversion loss (ratio of IF output power to RF input power) is about 7 dB; this is attributable to several different causes. Half of the input RF energy will contribute to the sum output and half to the difference: as only one of these is required there is an inherent 3 dB conversion loss, the other 3 or 4 dB being due to resistive losses in the on resistance of the Schottky diodes, and to transformer losses. The IF port is “DC coupled,” and thus operates down to 0 Hz. This is the mode of operation when the diode DBM is used as a phase sensitive detector, the RF and LO frequencies then being identical. Where an IF response down to DC is not required, the inputs can be applied differently. For example, the LO can be applied to the DC coupled port and the IF output taken from one of the transformer coupled ports. While this has certain advantages in special cases, it is not usually used in a receiver, since LO radiation via the receiver’s input port is then likely to be worse.

www.newnespress.com

FIGURE 23.12: Double-balanced mixers (DBMs) (A) The ring modulator. The frequency range at the R and L ports is limited by the transformers, as also is the upper frequency at the X port. However, the low-frequency response of the X port extends down to 0 Hz (DC). (B) Basic seven-transistor tree active double-balanced mixer. Emitter-to-emitter resistance R, in conjunction with the load impedances at the outputs, sets the conversion gain. (C) The transistor tree circuit can be used as a demodulator (see text). It can also, as here, be used as a modulator, producing a double-sideband suppressed carrier output if the carrier is nulled, or AM if the null control is offset. The MC1496 includes twin constant current tails for the linear stage, so that the gain setting resistor does not need to be split as in (B). (Reproduced by courtesy of Motorola Inc.). (D) High dynamic range DBM (see text).

www.newnespress.com

Radio-Frequency (RF) Circuits

783

Another well-known scheme (not illustrated here) uses MOSFETs instead of diodes as the switches [Ref. 23.5]. It is thus, like the Schottky diode ring DBM, a passive mixer, since the active devices are used solely as voltage-controlled switches and not as amplifiers. Reference 23.6 describes a single-balanced active MOSFET mixer providing 16 dB conversion gain and an output third-order intercept point of þ45 dBm. Figure 23.12B shows a double-balanced active mixer of the seven-transistor tree variety; the interconnection arrangement of the upper four transistors is often referred to as a Gilbert cell. The emitter-to-emitter resistance R sets the conversion gain of the stage; the lower it is made the higher the gain but the worse the linearty, i.e., the lower the third-order intercept point. This circuit is available in IC form (see Figure 23.12C) from a number of manufacturers under type numbers such as LM1496/1596 (National Semiconductor), MC1496/1596 (Motorola, Mullard/Signetics) and SG1496/1596 (Silicon General), while derivatives with higher dynamic range are also available. Finally, in this whistle-stop tour of mixers, Figure 23.12D shows one of the simplest of the many ingenious ways in which the performance of the basic Schottky diode ring DBM has been improved—almost invariably, as here, at the expense of a requirement for greater LO power (up to þ27 dBm is not uncommon). The resistors in series with the diodes waste LO power and increase the insertion loss, but they have beneficial effects as well. They permit a larger LO drive to be applied, which reduces the fraction of the LO cycle which is taken up by commutation, that is changing from one pair of diodes conducting to the other pair. They stabilize the effective on resistance of the diodes, which would otherwise vary throughout each half-cycle owing to the sinusoidal current waveform. Finally, they cause an additional voltage drop across the on diodes; this increases the reverse bias of the off diodes, thus reducing their reverse capacitance.

23.8 Demodulators The DBM is also popular as both a modulator and a demodulator. A modern transmitter works rather like a superhet receiver in reverse, that is to say that the signal to be transmitted is modulated onto a carrier at a fixed IF and then translated to the final transmit frequency by a mixer, for amplification in the power output stages. In an SSB transmitter, the voice signal to be transmitted can be applied to the DC coupled port (also known as the X or I port) of a double-balanced mixer, while the LO signal is applied to one of the transformer coupled ports as in Figure 23.13. The output from the other transformer coupled port is a double-sideband suppressed carrier signal as shown,

www.newnespress.com

784

Chapter 23

FIGURE 23.13: DBM used as modulator and demodulator. (A) DBM used as a modulator in an HF SSB transmitter. The carrier rejection of the mixer plus the 20 dB selectivity of the USB filter at 1.4MHz ensure that the residual carrier level is more than 40 dB down on the peak transmitter power. (B) DBM used as an SSB demodulator in an HF SSB receiver. which can then be filtered to leave the SSB signal, either upper side-band (USB) or lower sideband (LSB) as required. (Amateur radio practice is to use LSB below 10 MHz and USB above, but in commercial and military applications USB is the norm regardless of frequency.) In the receiver, the reverse process can be applied to demodulate an SSB signal, i.e., the output of the IF strip is applied to one of the transformer coupled ports of a diode ring mixer, and a carrier wave at the frequency of the missing suppressed carrier at the other. The beat frequency between the two is

www.newnespress.com

Radio-Frequency (RF) Circuits

785

simply the original modulating voice signal, but offset by a few cycles if the reinserted carrier is not at exactly the appropriate frequency. This results in reduced intelligibility and has been likened to the sound of Donald Duck talking through a drainpipe. A control called a clarifier is usually provided on an SSB receiver to permit adjustment of the frequency of the reinserted carrier for maximum intelligibility. In practice an IC such as 1496DBM is often used for the demodulator: linearity is not of paramount importance in this application, since any signal in the pass band of the IF is either the wanted signal or unavoidable cochannel interference. Having touched on the subject of SSB demodulation, it is appropriate to cover here demodulators—often called detectors—for other types of signals as well. Figure 23.14A shows a diode detector as used in an AM broadcast receiver. It recovers the audio modulation riding on a DC level proportional to the strength of the carrier component the signal. This DC level is used as an AGC voltage, being fed back to control the gain of the IF stages, so as to produce an effectively constant signal even though the actual level may change due to fading. The result is usually acceptable, but AGC can give rise to unfortunate effects. For example, on medium wave after dark, signals from distant stations can be received but the nature of the propagation (via reflections from the ionosphere) can give rise to frequency selective fading, resulting in quite sharp notches in the received RF spectrum. If one of these coincides with the carrier component of an AM signal, the AGC will increase the IF gain to compensate. At the same time, as the sidebands have not faded in sympathy, the result is that the signal is effectively modulated by greater than 100%, resulting in gross distortion in the detected audio. It is unfortunate that this coincides with the increased output due to AGC action, resulting in a very loud and unpleasant noise! Figure 23.14B shows one of the types of demodulator used for FM signals. It depends for its action upon the change of phase of the voltage across a parallel tuned circuit relative to the current as the signal frequency deviates first higher then lower in frequency than the resonant frequency. The reference voltage nref in the small closely coupled winding at the earthy end of the collector tuned circuit is in phase with the voltage across the latter. The center tapped tuned circuit is very lightly coupled to the collector tuned circuit, so the reference voltage is in quadrature with the voltage across the center tapped tuned circuit. The resulting voltages applied to the detector diodes are as indicated by the vector diagrams. Capacitors C0 have a value of around 330 pF, so that they present a very low impedance at the usual FM IF of 10.7 MHz but a very high impedance at audio frequencies. As the detected output voltage from one diode rises, that from the other falls, so that the recovered audio appears in antiphase

www.newnespress.com

786

Chapter 23

FIGURE 23.14: AM and FM demodulators (detectors) (A) Diode AM detector. In the “infinite impedance detector,” e.g., Tr3 in Figure 23.21, a transistor base/ emitter junction is used in place of the diode. The emitter is bypassed to RF but not to audio, the audio signal being taken from the emitter. Since only a small RF base current is drawn, the arrangement imposes much less damping on the previous stage, e.g., the last IF transformer, while the transistor, acting as an emitter follower, provides a low-impedance audio output. (B) Ratio detector for FM, with de-emphasis. C0 = RF bypass capacitor, 330 pF. across R1 and R2, while the voltage across CA is constant. R3C3 provides de-emphasis to remove the treble boost applied at the transmitter for the purpose of improving the signal/noise ratio at high frequencies: the time constant is 50 ms (75 ms is used in the USA). This type of frequency discriminator, known as the ratio detector, was popular in the early days of FM broadcasting, since it provided a measure of AM rejection to back up the limiting action of the IF strip. Any rapid increase or decrease in the peak-to-peak IF voltage applied to the diodes would result in an increase or

www.newnespress.com

Radio-Frequency (RF) Circuits

787

decrease of the damping on the center tapped tuned circuit by the detectors, as C4 was charged up or discharged again. This tended to stabilize the detected output level, while slow variations in level, due to fading for example, were unaffected. Modern FM receivers use IC IF strips with more than enough gain to provide hard limiting on the smallest usable signal, so an on-chip discriminator based upon quadrature detection by the Gilbert cell is normally used.

23.9 Oscillators The next major category of circuit considered in this chapter is the RF oscillator. Every transmitter needs (at least) one, and receivers of the superhet variety also need one in the shape of the local oscillator. The frequency of oscillation is determined by a tuned circuit of some description. The hallmarks of a good oscillator are stability (of both output frequency and output level), good wave-form (low harmonic content) and low noise. An oscillator can be considered either as an amplifier whose output is applied via a band-pass filter back to its input, so as to provide positive feedback with a loop gain of just unity at one frequency; or as a circuit in which an active device is arranged to reflect a negative resistance in parallel with a tuned circuit, of value just sufficient to cancel out the losses and raise its Q to infinity. In practice, there is seldom any real difference between these apparently divergent views: Figure 23.15 illustrates the two approaches. In Figure 23.15A a single tuned circuit with no coupled windings is employed. For the circuit to oscillate, Z2 and Z3 must be impedances of the same sign (both positive, i.e., inductances, or both negative, i.e., capacitances), while Z1 must be of the opposite sign. The funny symbol is a shorthand sign for any three-terminal active device, be it valve, bipolar transistor or FET. Figure 23.16 shows a number of Figure 23.15A type oscillators, with their usual names. Of these, the Clapp (or Gouriet) is a circuit where the value of the two capacitors of the corresponding Colpitts oscillator has been increased and the original operating frequency restored by connecting another capacitor in series with them. To understand how this improves the stability of the oscillator, remember that any excess phase shift through the active maintaining device, resulting in its phase shift departing from exactly 180 , must be compensated for by a shift of the frequency of oscillation away from the resonant frequency of the tuned circuit, so that the voltage applied to the “grid” lags or leads the “anode” current by the opposite amount. This restores zero net loop phase shift, one of the necessary conditions for oscillation. By just how much the frequency of operation has to change to allow for any

www.newnespress.com

788

Chapter 23

FIGURE 23.15: Oscillator types. (A) Negative resistance oscillator: see text. (B) Filter/amplifier oscillator.

nonideal phase shift in the active device depends upon the Q of the tuned circuit. True, the Q is infinity, in the sense that the amplitude of the oscillation is not dying away, but that is only because the active device is making up the losses as they occur. As far as rate of change of phase with frequency in the tuned circuit is concerned, the Q is determined by the dynamic resistance Rd of the tuned circuit itself, in parallel with the loading reflected across it by the presence of the active device. In the case of a valve or FET, the anode or drain slope resistance is often the main factor: in the case of a bipolar transistor, the low base input impedance is equally important. The additional capacitor C1 in the Clapp circuit effectively acts in the same way as a stepdown transformer, reducing the resistive loading on the tuned circuit, so that its loaded Q approaches more nearly to its unloaded Q. This improves the frequency stability by increasing the isolation of the tuned circuit from the vagaries of the maintaining circuit, but of course does nothing to reduce frequency drift due to variation of the value of the inductance and of the capacitors with time and temperature variations. The improved isolation of the tuned circuit from the active device cuts both ways. There is less drive voltage available at the active device’s input and, at the same time, the load resistance reflected into its output circuit is reduced: both of these factors reduce the stage gain. Thus the Clapp circuit needs a device, be it valve, transistor or FET, with a high power gain.

www.newnespress.com

Radio-Frequency (RF) Circuits

789

FIGURE 23.16: Negative resistance oscillators (biasing arrangements not shown).

Clearly the higher is the unloaded Q of the tuned circuit, the lower are the losses to be made up and hence the less gain is demanded of the maintaining circuit. Assuming a high output slope resistance in the active device, the losses will nearly all be in the inductor. If this is replaced by a crystal, which at a frequency slightly below its parallel resonant frequency will look inductive, a very high-Q resonant circuit results, and indeed the Clapp oscillator is a deservedly popular configuration for a high-stability crystal oscillator. Figure 23.17 shows oscillator circuits of the Figure 23.15B variety. The TATG circuit in Figure 23.16 (named from its valve origins: tuned anode, tuned grid) is like the Meissner oscillator in Figure 23.17, except that the feedback occurs internally in the

www.newnespress.com

790

Chapter 23

FIGURE 23.17: Filter/amplifier oscillators

device. The line stabilized oscillator is an interesting circuit, sometimes used at UHF where a coaxial line one wavelength long becomes a manageable proposition. By increasing the rate of change of loop phase shift with frequency, the line increases the stability of the frequency of oscillation. A surface acoustic wave (SAW) device can provide at UHF a delay equal to many wave-lengths. If the SAW device provides N complete cycles of delay, the rate of change of phase shift with frequency will be N times as great as for a single-wavelength delay. The SAW stabilized oscillator can thus oscillate at any one of a “comb” of closely spaced frequencies, a conventional tuned circuit being used to force operation at the desired frequency. Figure 23.18 shows two oscillator circuits which use two active devices. In principle, two devices can provide a higher gain in the maintaining amplifier and thus permit it to be more lightly coupled to the tuned circuit, improving stability. But on the other hand the tuned circuit has to cope with the vagaries of two active devices instead of just one. The maintaining amplifier need not use discrete devices at all. The maintaining device can be an integrated circuit amplifier, or even an inverting logic gate used as an amplifier, as shown in Figure 23.19. Where high stability of frequency is required, a crystal oscillator is the usual choice. For the most critical applications, an ovened crystal oscillator can be used. Here, the crystal

www.newnespress.com

Radio-Frequency (RF) Circuits

791

FIGURE 23.18: Two-device oscillators (A) Franklin oscillator. The two stages provide a very high noninverting gain. Consequently the two capacitors C can be very small and the tuned circuit operates at close to its unloaded value of Q. (B) Emitter coupled oscillator. This circuit is unusual in employing a series tuned resonant circuit. Alternatively it is suitable for a crystal operating at or near series resonance, in which case R can be replaced by a tuned circuit to ensure operation at the fundamental or desired harmonic, as appropriate.

FIGURE 23.19: Crystal-controlled computer clock oscillators. (A) TTL type with crystal operating at series resonance. (B) CMOS type with crystal operating at parallel resonance.

www.newnespress.com

792

Chapter 23

itself and the maintaining amplifier are housed within a container, the interior of which is maintained at a constant temperature such as þ75 C. Oven-controlled crystal oscillators (OCXOs) can provide a temperature coefficient of output frequency in the range 10–7 to 10–9 per  C, but stabilities of much better than one part in 106 per annum are difficult to achieve. The best stability is provided by the glass encapsulated crystal, the worst by the solder seal metal can crystal, with cold weld metal cans providing intermediate performance. Where the time taken for oven warm-up is unacceptable and the heater cannot be left permanently switched on, a temperature-compensated crystal oscillator (TCXO) is used. In this, the ambient temperature is sensed by one or more thermistors and a voltage with an appropriate law is derived for application to a voltagecontrolled variable capacitor (varicap). Both OCXOs and TCXOs are provided with adjustment means—a trimmer capacitor or varicap diode controlled by a potentiometer—with sufficient range to cover several years drift, allowing periodic readjustment to the nominal frequency. In any oscillator circuit, some mechanism is needed to maintain the loop gain at unity at the desired amplitude of oscillation. Thus the gain must fall if the amplitude rises and vice versa. In principle, one could have a detector circuit which measures the amplitude of oscillation, compares it with a reference voltage and adjusts the amplifier’s gain accordingly, just like an AGC loop. In this scheme, called an automatic level control (ALC) loop, the amplifier operates in a linear manner, for example in class A. However, it requires a detector circuit with a very rapid response, otherwise the level will “hunt” or, worse, the oscillator will “squegg” (operate only in short bursts). Most oscillator circuits therefore forsake class A and allow the collector current to be nonsinusoidal. This does not of itself ensure a stable amplitude of oscillation, but the circuit is arranged so that as the amplitude of oscillation increases, the device biases itself further back into class C. Thus the energy delivered to the tuned circuit at the fundamental frequency decreases, or at least increases less rapidly than the losses, leading to an equilibrium amplitude. In a transistor oscillator, stability is often brought about by the collector voltage bottoming, thus imposing heavy additional damping upon the tuned circuit. This is most undesirable from the point of view of frequency stability, and the current switching circuit of Figure 23.20B is much to be preferred. Figure 23.20 also shows various ways in which the net loop gain of an oscillator can vary with amplitude. The characteristic of Figure 23.20B is often met though not particularly desirable. That of Figure 23.20C will not commence to oscillate unless kicked into oscillation by a transient such as at switch-on, a most undesirable characteristic. That of Figure 23.20D is representative of the current switching and

www.newnespress.com

Radio-Frequency (RF) Circuits

793

FIGURE 23.20: Oscillator feedback: degree of coupling. (A) Class D or current switching oscillator, also known as the Vakar oscillator. With R zero, the active devices act as switches, passing push-pull square waves of current. Capacitors C may be replaced by a feedback winding. R may be zero, or raised until circuit only just oscillates. “Tail” resistor approximates a constant current sink. (B–E) Characteristics (see text).

www.newnespress.com

794

Chapter 23

Vakar oscillators and is very suitable for a high-stability oscillator. That of Figure 23.20E results in an amplitude of oscillation which is very prone to amplitude variations due to outside influences. It is therefore excellent for a simple radio receiver designed to achieve most of its sensitivity by means of reaction, also known as regeneration, such as that shown in Figure 23.21 [Ref. 23.7]. With this circuit, as the reaction is turned up, the effective circuit Q rises toward infinity, providing a surprising degree of sensitivity. The greatest sensitivity occurs when the RF amplifier is actually oscillating very weakly; it is thus able to receive both CW and SSB signals. With AM signals its frequency becomes locked to that of the incoming signal and its amplitude varies in sympathy; anyone who has never played with a “straight” set (that is, not a superhet) with reaction has missed an experience. It is not always convenient to generate an RF signal using an oscillator running at that frequency: an example is when a crystal-controlled VHF or UHF frequency is required, as crystals are only readily available for frequencies up to around 70 MHz. A common procedure in these cases is to generate the signal at a frequency of a few tens of megahertz and then multiply it in a series of doubler and/or tripler stages. (Aerial) Ae (Earth) E

6 CS B VR1 0 µ1 4k7 Lin C

5

8

C2

3 L1

S1b

470p 9

1

7

4

R4 100

1

S1c A R1

6 C3

8

L2A

330 Tr1 BC109B

1200p 2

7

9

C5

Tr2 BC109B

R7 680 Tr3 BC109B R5 R5 100k

S2

Tr4 BC214

C12 50 µ

1k C8 100p

0 µ1

R9 8k2

C9 1n

C10 22n

+

C1 470p 3 S1a VC1 365p

S1d 5

L2B

10

C4

Pri

R2 8k2

11

9V PP3

F R8 10

R3 8k2

C11 100µ

220p 4

Sec.

Sk1

T1 LT 700

R10 8k2

C13 50 µ

C7 0 µ1

FIGURE 23.21: A straight receiver with reaction (regeneration). (Reproduced by courtesy of Practical Wireless.)

www.newnespress.com

G

Radio-Frequency (RF) Circuits

795

A multiplier stage is simply a class C amplifier with frequency f MHz applied to its input and with a tuned circuit resonant at Nf MHz as its collector load. The collector current contains harmonics of the input frequency, since for a single-ended amplifier stage only class A operation provides distortion-free amplification. The output tuned circuit selects the desired harmonic. In principle, the bias and drive level can be adjusted to optimize the proportion of the desired harmonic in the collector current; however, while this is worth doing in a one-off circuit, it is difficult to achieve in production. It is important at any frequency, and particularly in RF circuits, to ensure that the signals to be amplified, multiplied, converted to another frequency or whatever, only proceed by the intended paths and do not sneak into places where they are not wanted, there to cause spurious responses, oscillations or worse. The main means of achieving this are decoupling, to prevent RF signals travelling along the DC supply rails, and screening, to avoid unintended capacitive or inductive coupling between circuits. At radio frequencies, screens of nonmagnetic metal are equally effective at suppressing unwanted magnetic coupling as well as electrostatic coupling. Supply rail decoupling is achieved by bypassing RF currents to ground with decoupling capacitors whose reactance is very low at the frequency involved, while placing a high series impedance in the supply rail, in the form of an inductance so as not to incur any voltage drop at DC. For a more detailed coverage of radio-frequency technology, see Ref. 23.8.

References [23.1] Notes on the Theory of Modulation. J. R. Carson. Proc. I.R.E. Vol. 10, p. 57. February 1922. [23.2] Solid State Design for the Radio Amateur. Hayward and DeMaw. 2nd printing 1986. p. 189, American Radio Relay League Inc. [23.3] High Dynamic Range Transistor Amplifiers Using Lossless Feedback, D. E. Norton, p. 53. Microwave Journal. May 1976. [23.4] Need a PIN-Diode Attenuator? R. S. Viles, Electronic Design 7, p. 100. March 29, 1977. [23.5] Symmetric MOSFET Mixers of High Dynamic Range, R. P. Rafuse, p. 122. Session XI, 1968 International Solid State Conference. [23.6] Single Balanced Active Mixer Using MOSFETs. E. S. Oxner, p. 292, Power FETs and Their Applications, 1982, Prentice-Hall. [23.7] The PW Imp 3-Waveband Receiver. I. Hickman, p. 41. Practical Wireless, May 1979. NOTE: ‘Plessey’ devices are now manufactured by GEC Plessey Semiconductors Ltd. [23.8] Practical RF Handbook, 2nd edition, 1997, Ian Hickman, Bitterworth-Heinemann.

www.newnespress.com

This page intentionally left blank

CHAPTER 24

Signal Sources Ian Hickman

Signal sources play an important role in electronic test and measurements, but their use is far from limited to that. They form an essential part of many common types of equipment. For example, a stabilized power supply needs an accurate DC voltage source as a reference against which to compare its output voltage. Many pieces of electronic equipment incorporate an audio-frequency signal source as an essential part of their operation, from the mellifluous warble of a modern push-button telephone to the ear-shattering squeal of a domestic smoke detector. And RF sources—oscillators— form an essential part of every radio transmitter and of virtually every receiver. So let’s start with the DC signal source or voltage reference circuit.

24.1 Voltage References The traditional voltage reference was the Weston standard cell, and these are still used in calibration laboratories. However, in most electronic instruments nowadays, from power supplies to digital voltmeters (DVMs), an electronic reference is used instead. A Zener diode exhibits a voltage drop, when conducting in the reverse direction, which is to a first approximation independent of the current flowing through it, i.e., it has a low slope resistance. Thus if a Zener diode is supplied with current via a resistor from say the raw supply of a power supply (Figure 24.1(A), the voltage variations across the Zener—both AC due to supply frequency ripple and DC due to fluctuations of the mains voltage—will be substantially less than on the raw supply, provided that the value of the resistor is much greater than the diode’s slope resistance. In practice, this means that about as many volts must be “thrown away” across the resistor as appear across the diode. Even so, the improvement is inadequate for any purposes other than

www.newnespress.com

798

Chapter 24

FIGURE 24.1: Zener DC voltage references, simple and improved (reproduced by courtesy of New Electronics) the cheapest and simplest stabilized power supply. Figure 24.1(B) shows how the performance of the regulator can be notably improved by using the high drain slope resistance of a junction FET in place of the resistor. Unfortunately an FET is a lot dearer than a resistor. Two-lead FETs with the gate and source internally connected as shown are available as “constant current diodes” and work very well; unfortunately they are even more expensive than FETs, which themselves have always commanded a price ratio relative to small-signal bipolar transistors of about five to one. If an FET is used, the problem of the usual 5:1 spread in Idss can be alleviated by including a source bias resistor, as in Figure 24.1(C), or even by adjusting it for a given drain current as in Figure 24.1(D). Zener diodes have been much improved over the years. Earlier types left one with the difficult choice of going for lowest slope resistance—which was found in devices with a rating of about 8.2V—or for lowest temperature coefficient (TC or “tempco”), then found in 5.1V devices. With modern devices such as the Philips BZX79 series, lowest TC and lowest slope resistance occur for the same voltage rating device; that is, þ0.4%/  C and 10O at 5 mA respectively in the BZX79 C6V2 with its 6.2V 5% voltage rating. A point to watch out for is that the measurement of a Zener diode’s slope resistance is usually an adiabatic measurement. This means that a small alternating current is superimposed upon the steady DC and the resulting alternating potential is measured. The frequency of the AC is such that the diode’s temperature does not have

www.newnespress.com

Signal Sources

799

time to change in sympathy with each cycle of the current. If now there is a change in the value of the steady DC component of current through the diode, there will be an accompanying instantaneous small change in voltage dV due to dI , the change in current flowing through the slope resistance Rs, followed by a slower change of voltage due to the TC as the operating temperature of the diode changes. This clearly highlights the benefit of a range of diodes where the minimum slope resistance and TC can be had in one and the same device. Returning to Figure 24.1(A), this arrangement can provide a stabilization ratio Vraw/Vreg of about 100:1 or 1%, whereas the FET aided version improves on this by a factor of about 30, depending on the FET’s slope resistance. However, a useful if not quite so great improvement can be provided by the arrangement of Figure 24.2 [Ref. 24.1] Here the diode current is stabilized at a value of approximately 0.6/R2, since the PNP transistor’s Vbe changes little with change of emitter current. Consequently, if Vraw increases, most of the resultant increase in current through R1 is shunted via the collector to ground rather than through the Zener diode. Where a modest performance, about 10 times better than Figure 24.1(A), is adequate, the circuit of Figure 24.2 offers a very cheap solution. Where substantially better performance is required, a voltage reference IC is nowadays the obvious choice. These are available from most manufacturers of linear ICs and operate upon the bandgap principle. A typical example is the micropower two-lead LM385-1.2 from National Semiconductor, which is used in series with a resistor or

FIGURE 24.2: Inexpensive improved Zener voltage references (reproduced by courtesy of New Electronics)

www.newnespress.com

800

Chapter 24

constant current circuit, just like a Zener diode. This 1.2V reference device is available in 1% or 2% selection tolerance, operates over a current range of 10 mA to 20 mA, and features a dynamic impedance of 1O; the suffix X version features a TC at 100 mA of less than 30 PPM/ C. A 2.5V device, the LM385-2.5, is also available. Other commonly available reference voltage ICs come in various output voltages, including 5.0V, 10.0V and 10.24V.

24.2 NonsinusoidaI Waveform Generators Sources of AC signals can be divided into two main categories: sine wave generators, and generators of nonsinusoidal waveforms. The latter can be subdivided again into pulse generators and other types. Pulse generators provide pulses of positive- or negative-going polarity with respect to earth or to a presettable DC offset voltage. The pulse repetition frequency, pulse width, amplitude and polarity are all adjustable; on some pulse generators, so too are the rise and fall times. Commonly also the output may be set to provide “double pulses,” that is pulse pairs with variable separation, and a pulse delay with respect to a prepulse, which is available at a separate output for test and synchronization purposes. Pulse generators of this type are used mainly for test purposes in digital systems, so they are not considered further here. So let’s press straight on and look at those “other types.” Nonsinusoidal or astable waveform generators may be categorized as operating in one of two modes, both of which are varieties of relaxation oscillator. As the name implies, the oscillation frequency is determined by the time taken by the circuit to relax or recover from a positive extreme of voltage excursion, toward a switching level at which a transient occurs. The transient carries the output voltage to a negative extreme and the circuit then proceeds to relax toward the switching level again, but from the opposite polarity. On reaching it, the circuit switches rapidly again, finishing up back at the positive extreme. The two modes are those in which differentiated (phase advanced) positive feedback is combined with broad band negative feedback on the one hand, and types in which broad band positive feedback is combined with integrated (phase retarded) negative feedback on the other. Figures 24.3 and 24.4 show both discrete component and IC versions of these two types, respectively. The circuit operation should be clear from the circuit diagrams and waveforms given. There is no reason why such an oscillator should not use differentiated positive feedback and integrated negative feedback, as in Figure 24.5(A); indeed, there is a

www.newnespress.com

Signal Sources

801

FIGURE 24.3: Astable (free-running) circuits using differentiated positive feedback and flat (broad band) negative feedback. (A) Cross-coupled astable circuit. The dashed line shows the 0V level at which the discharge at point C is aiming when it reaches the switching level. (B) Astable circuit using CMOS inverters. The waveform at B is similar to that at C except that the excursions outside the 0V and þ15V supply rails have been clipped off by the device’s internal gate protection diodes.

www.newnespress.com

802

Chapter 24

FIGURE 24.4: Astable (free-running) circuits using broad band positive and integrated (delayed) negative feedback. (A) Cross-coupled astable circuit. (B) Astable circuit using CMOS inverters. definite advantage in so doing. It results in a greater angle between the two changing voltage levels at the point at which regeneration occurs, and this makes that instant less susceptible to influence by external or internal circuit noise. Thus, the frequency of oscillation is more stable, a worthwhile improvement since the frequency purity of astable oscillators generally is very much poorer than that of sinusoidal oscillators using an LC resonant circuit. In the latter the stored energy is much greater than any circuit noise, which consequently has less effect. However, a circuit such as Figure 24.5(A)

www.newnespress.com

Signal Sources

803

FIGURE 24.5: Other types of astable circuit. (A) Astable circuit using both differentiated positive and integrated negative feedback. Aiming potentials of points B and C prior to switching shown dashed. (B) The Bowes, White or emitter coupled astable does not have separate positive and negative feedback paths, so differing from the oscillators of Figures 24.3, 24.4 and 24.5(A). contains two time constants, both of which play a part in determining the frequency. The circuit of Figure 24.3(B) will provide a 10:1 variation of frequency for a 10:1 variation of the resistance R forming part of the frequency determining time constant CR. The same applies to the circuit of Figure 24.5(A) only if more than one resistor is varied in sympathy. Thus the circuit of Figure 24.5(A) is more attractive in fixed frequency applications or where a tuning range of less than an octave is required. For wide frequency applications, as in a function generator providing sine, triangular and square output waveforms, it is not uncommon to opt for the economy of single resistor control.

www.newnespress.com

804

Chapter 24

Figure 24.5(B) shows a popular and simple astable oscillator circuit. There is only a single path around the circuit, for both the positive and the negative feedback. At any time (except during the switching transients) only one of the two transistors conducts, both tail currents being supplied via the 1K resistor or from the þ15V rail. The circuit of Figure 24.6 works on a slightly more sophisticated principle than the circuits of Figures 24.3 and 24.4, where the feedback voltage relaxes exponentially [Ref. 24.2]. It uses the Howland current pump to charge a capacitor, providing a linearly rising ramp. When this reaches the trigger level of half the supply rail voltage (at the noninverting input of the comparator), the trigger level, and the voltage drive to the current pump, both reverse their polarity, setting the voltage on the capacitor charging linearly in the opposite direction. The frequency is directly proportional to the output of the current pump and hence to the setting of the 10K potentiometer, which can buffered low-impedance +V/2 triangular output V/2 +V 100k

+V

100k −

8.2k

+ IC1A 100k

100k

LM311 − IC2 +

BC184

3

4



½TL082

+ IC1B 10k

2

R 10k

IN4148

S1A 1

−V auxiliary sqaure wave output

½TL082

S1B

7.5k

5 1 2 3 4 5

10k C

5 ⫻ 4.7k 470nF 4.7nF 4.7µF 4.7nF 470pF

Preset

FIGURE 24.6: Function generator using a Howland current pump. The five 4K7 preset potentiometers enable the maximum frequency of the ranges to be set to 1 Hz to 10 kHz exactly; range capacitors C can thus be inexpensive 10% or even 20% tolerance types. If 10K resistor R is a ten-turn digital dial potentiometer, it will indicate the output frequency directly. þV and –V supplies must be equal, but frequency is independent of the value of V. (Reproduced by courtesy of New Electronics.)

www.newnespress.com

Signal Sources

805

be a multiturn type with a ten-turn digital dial. With the values shown the circuit provides five frequency ranges from 0 to 1 Hz up to 0 to 10 kHz, with direct read-out of frequency. Each range determining capacitor has an associated 4K7 preset resistor associated with it, enabling the full-scale frequency to be set up for each range, even though ordinary 10% tolerance capacitors are used. The circuit provides buffered lowimpedance triangular and square wave outputs. Most function generators provide a sine wave output of sorts. The popular 8038 function generator IC includes an on-chip shaping stage to produce a sine wave output by shaping the triangle waveform. This operates purely on a waveform shaping basis and thus works equally well at any frequency. An alternative scheme is to use an integrator: a triangular (linear) waveform is integrated to a parabolic (square law) waveform which forms a passable imitation of a sine wave, the total harmonic distortion being about 3.5%. However, the disadvantage of the integrator approach is that the output amplitude varies inversely with frequency, unless the value of the integrator’s input resistor is varied to compensate for this. An aperiodic (nonfrequency dependent) method of shaping a triangular wave into an approximation to a sine wave is to use an amplifier which runs gently into saturation on each peak of the triangular waveform. Unlike the integrator method, where the sharp point at the peak of the triangle wave becomes a slope discontinuity at the zero crossing point of the pseudo-sine wave, it is difficult with the aperiodic shaping method to avoid some residual trace of the point at the peak of the sine-shaped waveform. A scheme which has been used to avoid this is to slice off the peaks of the triangular wave before feeding it to the shaping circuit [Ref. 24.3]. In the reference cited, by choosing the optimum degree of preclipping and of nonlinearity of the shaping amplifier gain, distortion as low as 0.2% is achieved at low frequencies (a times ten improvement on the results usually achieved by this method). The shaping amplifier is implemented in an IC using a 1-GHz device process, resulting in good conversion of triangular waveforms to sine waves at frequencies up to 100 MHz. Some function generators are capable of producing other waveforms besides the usual square/triangle/sine waves. A popular waveform is the sawtooth and its close cousin the asymmetrical triangle (see Figure 24.7). This figure also indicates how a stepwise approximation to any arbitrary waveform can be produced by storing the data values corresponding to say 256 successive samples of the waveform over one whole cycle in a read-only memory (ROM), and then reading them out sequentially to a digital-to-analog converter (DAC). In this way it is possible to reproduce natural sounds which have been

www.newnespress.com

806

Chapter 24

FIGURE 24.7: Generalized triangle waveform and universal waveform generator. (A) Sawtooth and asymmetrical triangle waveforms; both are generally provided by the more versatile type of function generator. The sawtooth and the triangular wave (Figure 24.6) can both be considered as limiting cases of the asymmetrical triangular wave. (B) Simple ROM waveform generator (reproduced by courtesy of Electronic Engineering). recorded and digitized, for example the sound of a diapason or reed pipe from a real pipe organ, as is done in some electronic organs. The step nature of the output will correspond to very high-frequency harmonics of the fundamental, which in the organ application may well be beyond the range of hearing, but where necessary the steps can be smoothed off with a low-pass filter. This can still have a high enough cut-off frequency to pass all the harmonics of interest in the output waveform.

www.newnespress.com

Signal Sources

807

FIGURE 24.8: Interpolating DACs. (reproduced by courtesy of Electronic Engineering) Another way of achieving a smooth, step-free output waveform is to make use of the multiplying capability of a DAC. The output current from a DAC is equal to the input bit code times the reference voltage input. Figure 24.8 shows two multiplying DACs with reverse sawtooth waveforms applied to their reference inputs so that as the output of the P DAC decreases, that of the Q DAC increases. Sample values are fed to the DACs at the same rate as the sawtooth frequency. When the output of the P DAC reaches zero, its input code is changed to that currently present at the input of the Q DAC. Immediately after this the sawtooth waveforms fly back to their initial values, so that the output from the Q DAC is now zero, and its input bit code is promptly changed to that of the next waveform sample. The output currents of the two DACs are summed to give a smoothly changing voltage output from the op-amp. The generation of a sine wave by this means is illustrated in Figure 24.9, but any arbitrary waveform can be produced once the appropriate values are stored in ROM. In practice, both the new DAC values are simply applied at the same instant that the sawtooth waveforms fly back to their starting values: any “glitch” in the output voltage, if appreciable, can be smoothed out with a little integrating capacitor across the summing op-amp’s feedback resistor, which in Figure 24.8 is internal to the DAC. An interesting application of this is for writing data on the screen of a real-time oscilloscope. Such an oscilloscope uses the electron beam to write the traces under control of the X and Y deflection plates, but it does not produce a raster scan like a TV

www.newnespress.com

808

Chapter 24 Y5 Y4 Y3

Y2 Y1

Y6 Y7 Y8 Sinusoid output

Y9

DAC P Output waveform

Y10 Y11 Y

12

t

t

DAC Q Output waveform

DACP 0 Y1 Y2 Y3 Y4 Y5 Y6 Y7 Y8 Y9 Y10 Y11 Contents

t

DACQ Y1 Y2 Y3 Y4 Y5 Y6 Y7 Y8 Y9 Y10 Y11 0 Contents

FIGURE 24.9: Waveform synthesis (reproduced by courtesy of Electronic Engineering). display, so some other means is needed if information such as control settings is to be displayed on the screen. Two completely separate but complementary voltage waveform generators such as Figure 24.9 can be used to produce the appropriate X and Y deflection voltages to write alphanumeric data on the screen, the appropriate DAC data being stored in ROM. This scheme is used on many makes of oscilloscope. When the display read-out is on, it is possible under certain conditions to observe short breaks in the trace where the beam goes away temporarily to write the read-out data.

24.3 Sine Wave Generators Turning now to sine wave generators, let’s look first at audio-frequency generators. These generally do not use LC tuned circuits to determine the frequency, and therefore have a degree of frequency stability intermediate between that of tuned circuit oscillators and relaxation oscillators, and in some cases not much better than the latter. To measure the distortion of a high-fidelity audio power amplifier, one needs, in addition to a distortion meter, a sine wave source of exceptional purity. Not only must the source’s distortion be exceedingly low, but its frequency stability must be of a very high order. This is because the usual sort of distortion meter works by rejecting the fundamental component of the amplifier’s output with a narrow notch filter, so that the

www.newnespress.com

Signal Sources

809

harmonics, residual noise and hum can be measured. Their level relative to the total output signal, expressed as a percentage, is the total harmonic distortion (THD) or, more strictly, the total residual signal if noise and hum are significant. Clearly, if the frequency of the sine wave generator drifts it will be difficult to set and keep it in the notch long enough to take a measurement. However, even if its drift is negligible, it may exhibit very short-term frequency fluctuations. Thus, it will “shuffle about” in the notch, resulting in a higher residual output than if its frequency were perfectly steady, as it tends to peep out first one side of the notch and then the other. Now this is simply an explanation in the time domain of something which can equally well be explained in the frequency domain. Figure 24.10(A) shows an ideal sinusoidal signal, while Figure 24.10(B) shows, much exaggerated for clarity, a practical sine wave, warts and all. In addition to the ideal sine wave there are close-in noise sidebands of two sorts, AM and FM. These represent energy at frequencies very close to that of the sine wave, falling rapidly in amplitude as the frequency difference increases. The FM noise sidebands are the manifestation in the frequency domain of slight phase variations, which were noted as frequency shuffle in the time domain and which are shown as FM sidebands in Figure 24.10(B). There are also AM sidebands corresponding to slight amplitude variations in the sine wave, and these also will contribute to the residual. The residual may be considered as being responsible for it being impossible to say exactly where the tip of the vector in Figure 24.10(B) is at any time; it will be somewhere in the much exaggerated “circle of uncertainty” shown. (Note that noise sidebands, both AM and FM, are also found either side of the output frequency of an LC oscillator and even of a crystal oscillator; it is just that in those cases they are restricted by the high Q of the frequency determining components to a very much narrower fractional bandwidth about the centre frequency.) In a welldesigned audio oscillator, the energy in the noise sidebands which is not rejected by the notch of the distortion meter is always lower in level than the energy of the harmonics. Figure 24.11 shows an audio oscillator using the popular Wien bridge configuration. In Figure 24.11(A) you can see the principle of the thing. By using the idea of extremums—replacing a capacitor by an open-circuit at 0 Hz and by a short-circuit at infinite frequency—there will clearly be no signal at B at these frequencies. It turns out (the sums are not difficult, have a go) that at the frequency f ¼ 1/ 2pRC the amplitude at B is one-third of that at A and the two waveforms are in phase. At other frequencies the attenuation is greater and the waveforms are out of phase. If the bridge is just out of balance sufficiently to provide the necessary input to the maintaining amplifier, then the latter will drive the bridge at an amplitude adequate to produce the said input. If this

www.newnespress.com

810

Chapter 24

FIGURE 24.10: Sine waves (A) Ideal pure sine wave. (B) Real-life sine wave. sounds like a specious circular argument, it is: in the practical circuit of Figure 24.11(B) the necessary degree of bridge imbalance is provided by a thermistor. The usual type is an R53, which has a cold resistance of 5K (or 5  103O, hence the type number). At switch-on, the bridge is unbalanced by much more than is necessary, so that the positive feedback via the CR network exceeds the negative feedback via the thermistor/ resistor combination. Therefore, the circuit commences to oscillate at the frequency at

www.newnespress.com

Signal Sources

811

FIGURE 24.11: Audio-frequency Wien bridge sine wave oscillator. (A) Principle of oscillator using Wien bridge. (B) Low-distortion sine wave oscillator: 20–66 Hz, 66–200 Hz etc. up to 6.6–20 kHz. RV1 is semilog; S1 frequency range; all transistors BC109 except VT3: D1–D3 IN4148.

www.newnespress.com

812

Chapter 24

which the phase shift and attenuation of the CR network is least. As the amplitude of the oscillation builds up, the current through the thermistor heats it up. Now the thermistor consists of a pellet of amorphous semiconductor whose resistance falls rapidly with increasing temperature; the negative feedback via the thermistor/resistor arm therefore increases, and the bridge approaches balance. At an output voltage of about 3V peak to peak, the dissipation in the thermistor, with the circuit values shown, is approaching the rated maximum, corresponding to a temperature of the pellet inside its evacuated glass envelope of 125 C, and the output amplitude is stabilized. Oscillators operating on this principle are commercially available from many manufacturers, such are their popularity. The oscillator can even be made to cover the frequency range 10 Hz to 10 MHz, although it is not then possible to optimize the circuit for the lowest possible distortion in the audio-frequency range. The main problems with a thermistor stabilized Wien bridge oscillator are amplitude bounce and poorish distortion. The former is due to the thermistor: it is found that on changing frequency, the amplitude of the output oscillates up and down several times before settling to a steady value. Running the thermistor near its maximum permitted dissipation helps to minimize this. The other problem is due to the limited selectivity of the Wien bridge, which does little to reduce any distortion in the maintaining amplifier, and (at frequencies below 100 Hz) to the finite thermal time constant of the thermistor. The Wien bridge oscillator shown in Figure 24.11(B) uses a two-gang variable resistor to vary both resistors of the frequency determining network simultaneously. This keeps constant the attenuation through the network at the zero phase shift frequency. It can also provide a 10 to 1 frequency tuning range for a 10 to 1 resistance variation, as can be deduced from the formula for the frequency quoted above. There are numerous sine wave oscillator circuits which provide frequency variation using only a single variable resistor, but in these the frequency ratio obtained is only equal to the square root of the resistance variation [Refs. 24.4, 24.5]. An improved audio oscillator can be based on the state variable filter. Oscillation is ensured by the addition of fixed positive feedback and variable negative feedback applied to the inverting and noninverting inputs, respectively. The degree of NFB can be controlled by an FET, used as a variable resistor. In turn, the FET’s resistance is controlled by a DC voltage proportional to the oscillator’s peak-to-peak output voltage, so as to make the positive and negative feedback balance at the desired output amplitude. A variation on this scheme is shown in the SVF-based oscillator of Figure 24.12, which covers the frequency range 200–2000 Hz: here the PFB is variable, while the NFB or

www.newnespress.com

813

Signal Sources

C1 180pF

R11 2K2 R

2K2 − +

C4 6n8 + 1n5

C3 6n8 + 1n5

R3 R4

IC1A

R7A 10k

820R



R9

+

820R

IC1B RB

+15V

R7B 10k

− +

output IC1C

2K2

TR1 BC109 R6

R2 1K2 R5 100K

120K C2 1µF

C5 VN10LM TR2

+ 15V

10µF

IC1TL084

10µF

C6 −15V

FIGURE 24.12: SVF-based oscillator with FET stabilizing: the FET costs one-tenth of an R53 thermistor (reproduced by courtesy of New Electronics). damping is provided by the phase advance due to C1 [Ref. 24.6]. Interestingly, Tr1 can be replaced by a IN4148 diode with virtually no increase in the harmonic distortion, which is about 0.02%. This is because the resultant slight dent in the positive peak of the sine wave at IC1a’s output, as C2 is topped up, is composed of high-order even harmonics. These are heavily attenuated in the two following integrators IC1b and IC1c. The circuit of Figure 24.12 exhibits two undesirable features, which a little lateral circuit design can circumvent. First, if other values of C3 and C4 are switched in, to provide 20–200 Hz and 2–20 kHz ranges, the smoothing time constant R5C2 is inadequate on the lower range, leading to increased distortion owing to the FET’s resistance varying in sympathy with the ripple. Worse still, the time constant is excessive on the top frequency range, leading to amplitude bounce just like a thermistor stabilized oscillator and even complete instability of the level control loop. Second, the frequency is inversely proportional to the integrator time constants, leading to a very nonlinear frequency scale if the two-gang fine frequency control potentiometer (pot) R7 has a linear resistance law. The scale is excessively open at the low-frequency end and terribly cramped at the top end. A somewhat better, more linear, scale results if a reverse taper log pot is used, but this is a rather specialized component. If the frequency scale is marked on the skirt of the knob rather than on the panel of the instrument, a normal log pot can be used, but there is still a problem due to the wide selection tolerance and poor law repeatability of log pots.

www.newnespress.com

814

Chapter 24

FIGURE 24.13: Low-distortion audio-frequency oscillator. Additional 75K resistors R result in an almost linear frequency scale. C is 10 nF for 0–200 Hz; 1 nF for 0–2 kHz; 100 pF for 0–20 kHz. Both of these drawbacks are avoided by the circuit of Figure 24.13. Here, the degree of NFB applied to the noninverting terminal is fixed, while the PFB is applied to the inverting terminal via a diode clipping network. Thus, the oscillator works as a high-Q filter with a small square wave input of approximately fixed amplitude at its corner frequency. Amplitude control does not involve any control loop time constant and there is no rise in distortion below 100 Hz, such as is always found with thermistor-controlled circuits. The NFB or damping is set by the two resistors feeding back to the noninverting terminal of IC1. The ratio is one part in 83 and for feedback organized in this way the Q is one-third of the ratio, that is just over 27 in this case. If you assume that the input to the filter is a perfect square wave at the corner frequency, one would expect the third-harmonic component, which in a square wave amounts to one-third of the fundamental amplitude, to be attenuated by a factor of nine at the low-pass output from IC3. For that is the theoretical attenuation of a frequency three times higher than the corner frequency at 12 dB/octave, relative to the flat response at low frequencies. Meanwhile, the fundamental at the corner frequency is actually accentuated by the factor Q, in this case 27. So for a per unit input, the output from IC3 should consist of 27 per unit at the fundamental (approximately) and one-ninth of one-third at the third harmonic. So the third-harmonic component in the output should be 1/272 per unit,

www.newnespress.com

Signal Sources

815

which works out at about 0.15%. Despite a few approximations (the fundamental of a per unit square wave is itself slightly larger than unity, and the fifth and higher odd harmonics also contribute marginally to the distortion at the low-pass output), that is just about the distortion level measured in the output of the circuit of Figure 24.13 at all frequencies from 20 Hz to 20 kHz. Furthermore, if the integrators’ frequency determining resistors are high in value compared with the value of the two-gang fine frequency control pot, a linear law pot will provide a substantially linear scale. Having covered audio-frequency oscillators in some detail, let’s turn our attention next to radio-frequency oscillators. The basic oscillator circuits have already been covered in the previous chapter, so here I will just look at a couple of interesting variations before moving on to see how oscillators can be integrated with other circuits to increase their flexibility and accuracy. Figure 24.14(A) shows a two-transistor RF oscillator designed to be free of all time constants other than that of the tuned circuit itself, so that it cannot “squegg,” i.e., oscillate in bursts instead of continuously, as sometimes happens [Ref. 24.7]. Squegging is a form of relaxation oscillation usually involving a CR time constant forming part of the stage’s biasing circuit. The two transistors form a DC coupled pair with 100% NFB. They can only oscillate at the frequency at which the tuned circuit provides phase inversion or 180 phase shift. Further, if the total resistance of R2 þ R3 is greater than R1, then the tuned circuit must also provide a voltage step-up. C1 and C2 are in series as far as determining the frequency goes, and, by making C2 C1, a wide tuning range can be achieved with the variable capacitor. If waveform is unimportant, R2 and R3 can be replaced by a single 10K resistor. The question of suppressing unwanted modes of oscillation is particularly important in crystal oscillators, since in most cases the quartz crystal (which is simply a high-Q electromechanical resonator) can vibrate in several different modes, rather like the harmonics of a violin string or the overtones of a bell. Indeed many crystals are designed specifically to operate at a harmonic (often the third) rather than at their fundamental resonance, since for a given frequency the crystal is then larger and has a higher Q. In the highest-quality crystal oscillators, the strain compensated (SC) cut is used. This is a doubly rotated crystal, where the angle of the cut is offset from two of the three cystallographic axes. It has the advantage of a much lower temperature coefficient than the commoner cuts such as AT or BT, together with less susceptibility to shock and improved ageing characteristics (Figure 24.14(B)). These advantages do not come without an appropriate price tag, in that the SC crystal is more difficult and expensive to produce and has more spurious modes than other crystal types. For example, the 10 MHz SC crystal used in the Hewlett-Packard 10811A/B ovened

www.newnespress.com

816

Chapter 24

BC169C BC169C L

R2 3k3

C1

C2

R4 1K

R3 50k inv. log.

Normalized Frequency Offset Δf/f

+3V R1 10k

+3⫻10−8 +2⫻10−8

Turnover Temperature

+1⫻10−8

AT Cut

SC Cut −1⫻10−8 BT Cut

−2⫻10−8 −3⫻10−8 −0.8 −0.6 −0.4 −0.2 0.0

0.2

0.4

0.6

0.8

Temperature Change from Turnover Temperature (⬚C)

A

B

180⬚ C3

C2

180⬚ Cy C3

Lx

Ly

C

FIGURE 24.14: Oscillators with unwanted mode suppression. (A) This LC oscillator can only oscillate at the frequency at which the tuned circuit supplies 180 phase shift and voltage step-up (reproduced by courtesy of Electronics and Wireless World). (B) Temperature performance of SC, AT and BT crystal cuts. (C) Standard Colpitts oscillator (top) and the same oscillator with SC mode suppression (10811A/B oscillator). (Parts (B) and (C) reproduced with permission of Hewlett-Packard Co.) reference oscillator is designed to run in the third-overtone C mode resonance. The third-overtone B mode resonance is at 10.9 MHz, the fundamental A mode is at 7 MHz, and below that are the strong fundamental B and C modes. The circuit of Figure 24.14(C) shows the SC cut crystal in the 10811A/B oscillator connected in what is basically a Colpitts oscillator, so as to provide the 180 phase inversion at the

www.newnespress.com

Signal Sources

817

input of the inverting maintaining amplifier [Ref. 24.8]. With the correct choice of values for Lx, Ly and Cy, they will appear as a capacitive reactance over a narrow band of frequencies centred on the desired mode at 10.0 MHz, but as an inductive reactance at all other frequencies. Thus all of the unwanted modes are suppressed.

24.4 Voltage-Controlled Oscillators and Phase Detectors Increasingly today receivers, and more particularly transmitters, have digital read-out and control of frequency. Consequently, where the old-time RF designer strove to design a variable frequency oscillator tuned with a mechanical variable capacitor, whose frequency (at any given capacitor setting) was very stable regardless of temperature and supply voltage, the design problem nowadays is usually slightly different. The oscillator is likely to be a voltage-controlled oscillator (VCO) forming part of a phase-locked loop synthesizer, where the oscillator’s output frequency is locked to a stable reference such as a crystal oscillator. Not that synthesizers are the only application for VCOs. Figure 24.15 shows a VCO covering the frequency range 55–105 MHz, which is suitable for the generation of very wide deviation FM [Ref. 24.9]. Alternatively, if its output is mixed with a fixed 55 MHz oscillator, a very economical 0–50 MHz sweeper results. Probably the earliest description of a phase-locked loop as such is to be found in the article “La Reception synchrone,” by H. de Bellescize, published in L’Onde Electronique, vol. 11, pp. 230–40, June 1932. This described the synchronous reception of radio signals, in which a local oscillator operates at the same frequency as the incoming signal. If the latter is an amplitude modulated wave, such as in MW broadcasting, the audio can be recovered by mixing the received signal with the local oscillator, provided the local oscillator has exactly the same frequency as the carrier and approximately the same phase. This can be achieved by locking the frequency and phase of the local oscillator to that of the signal’s carrier—in other words, a phase-locked loop. When the local oscillator and the mixer are one and the same stage, as in Figure 23.21, the result is a simple synchrodyne receiver, in which the carrier of the received signal takes control of the frequency and phase of the ( just oscillating) detector circuit. In a synthesizer employing a phase-locked loop, however, the oscillator, the phase detector (mixer) and the all-important loop filter are all separate, distinct stages. The operating principle of a synthesizer incorporating a phase-locked loop is indicated in the block diagram of Figure 24.16(A). A sample of the output of the oscillator is fed by a buffer amplifier to a variable ratio divider; let’s call the division ratio N.

www.newnespress.com

818

Chapter 24 0µ1

C2 MODULATION IN

R1 100K

RFC

0µ1 CERAMIC +15V

CONTROL VOLTAGE VC

(−15V opcode_out : ¼ add; When “0011” => opcode_out : ¼ not; When “0100” => opcode_out : ¼ and; When “0101” => opcode_out : ¼ or; When “0110” => opcode_out : ¼ xor; When “0111” => opcode_out : ¼ inc; When “1000” => opcode_out : ¼ sub; When “1001” => opcode_out : ¼ branch; When others => null; End case; Return opcode_out; End function decode; End package body processor_functions;

31.2.10

The PC

The PC needs to have the system clock and reset connections, the system bus (defined as inout so as to be readable and writable by the PC register block). In addition, there are several control signals required for correct operation. The first is the signal to increment the PC (PC_inc), the second is the control signal load the PC with a specified value (PC_load) and the final is the signal to make the register contents visible on the internal bus (PC_valid). This signal ensures that the value of the PC register will appear to be high impedance (‘Z’) when the register is not required on the processor bus. The system bus (PC_bus) is defined as a std_logic_vector, with direction inout to ensure the ability to read and write. The resulting VHDL entity is given below: library ieee; use ieee.std_logic_1164.all; entity pc is Port ( Clk : IN std_logic; Nrst : IN std_logic; PC_inc : IN std_logic;

www.newnespress.com

Integrating Processors onto FPGAs

993

PC_load : IN std_logic; PC_valid : IN std_logic; PC_bus : INOUT std_logic_vector(n-1 downto 0) ); End entity PC;

The architecture for the PC must handle all of the various configurations of the PC control signals and also the communication of the data into and from the internal bus correctly. The PC model has an asynchronous part and a synchronous section. If the PC_valid goes low at any time, the value of the PC_bus signal should be set to ‘Z’ across all of its bits. Also, if the reset signal goes low, then the PC should reset to zero. The synchronous part of the model is the increment and load functionality. When the clk rising edge occurs, then the two signals PC_load and PC_inc are used to define the function of the counter. The precedence is that if the increment function is high, then regardless of the load function, then the counter will increment. If the increment function (PC_inc) is low, then the PC will load the current value on the bus, if and only if the PC_load signal is also high. The resulting VHDL is given below: architecture RTL of PC is signal counter : unsigned (n-1 downto 0); begin PC_bus ‘Z’); process (clk, nrst) is begin if nrst ¼ ‘0’ then count “0000000000000000” , Others => (others => ‘0’) );

Begin if nrst ¼ ‘0’ then mdr ‘0’); mdr ‘0’); contents := program; elsif rising_edge(clk) then if MAR_load ¼ ‘1’ then mar “0001000000000101”, 3 => “0000000000001100”, 4 => “0000000000000011”, 5 => “0000000000000000” , Others => (others => ‘0’)

For example, consider the line of the declared value for address 0. The 16 bits are defined as 0000000000000011. If we split this into the opcode and data parts we get the following: Opcode 0000 Data 000000000011 (3)

In other words, this means LOAD the variable from address 3. Similarly, the second line is ADD from 4, and finally the third command is STORE in 5. In addresses 3, 4 and 5, the three data variables are stored.

31.2.14 Microcontroller: Controller The operation of the processor is controlled in detail by the sequencer, or controller block. The function of this part of the processor is to take the current PC address, look up the relevant instruction from memory, move the data around as required, setting up all the relevant control signals at the right time, with the right values. As a result, the controller must have the clock and reset signals (as for the other blocks in the design), a connection to the global bus and finally all the

www.newnespress.com

1000

Chapter 31

relevant control signals must be output. An example entity of a controller is given below: library ieee; use ieee.std_logic_1164.all; use work.processor_functions.all; entity controller is generic ( n : integer := 16 ); Port ( Clk : IN std_logic; Nrst : IN std_logic; IR_load : OUT std_logic; IR_valid : OUT std_logic; IR_address : OUT std_logic; PC_inc : OUT std_logic; PC_load : OUT std_logic; PC_valid : OUT std_logic; MDR_load : OUT std_logic; MAR_load : OUT std_logic; MAR_valid : OUT std_logic; M_en : OUT std_logic; M_rw : OUT std_logic; ALU_cmd : OUT std_logic_vector(2 downto 0); CONTROL_bus : INOUT std_logic_vector(n-1 downto 0) ); End entity controller;

Using this entity, the control signals for each separate block are then defined, and these can be used to carry out the functionality requested by the program. The architecture for the controller is then defined as a basic state machine to drive the correct signals. The basic state machine for the processor is defined in Figure 31.4. We can implement this using a basic VHDL architecture that implements each state using a new state type and a case statement to manage the flow of the state machine. The basic VHDL architecture is shown below and it includes the basic synchronous machine control section (reset and clock) the management of the next stage logic: architecture RTL of controller is type states is (s0,s1,s2,s3,s4,s5,s6,s7,s8,s9,s10); signal current_state, next_state : states;

www.newnespress.com

Integrating Processors onto FPGAs

op == STORE ACC_valid